datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Integrated Device Technology  >>> IDT72265LA PDF

IDT72265LA Datasheet - Integrated Device Technology

IDT72255LA image

Part Name
IDT72265LA

Other PDF
  2005   2014  

PDF
DOWNLOAD     

page
27 Pages

File Size
261.2 kB

MFG CO.
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT72255LA/72265LA are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls. These FIFOs offer numerous improvements over previous SuperSync FIFOs, including the following:
• The limitation of the frequency of one clock input with respect to the other has been removed. The Frequency Select pin (FS) has been removed, thus it is no longer necessary to select which of the two clock inputs, RCLK or WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed and short.


FEATURES:
• Choose among the following memory organizations:
   IDT72255LA 8,192 x 18
   IDT72265LA 16,384 x 18
• Pin-compatible with the IDT72275/72285 SuperSync FIFOs
• 10ns read/write cycle time (8ns access time)
• Fixed, low first word data latency time
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable settings
• Retransmit operation with fixed, low first word data latency time
• Empty, Full and Half-Full flags signal FIFO status
• Programmable Almost-Empty and Almost-Full flags, each flag can default to one of two preselected offsets
• Program partial flags by either serial or parallel means
• Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
• Output enable puts data outputs into high impedance state
• Easily expandable in depth and width
• Independent Read and Write clocks (permit reading and writing simultaneously)
• Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin Slim Thin Quad Flat Pack (STQFP)
• High-performance submicron CMOS technology
• Industrial temperature range (–40°C to +85°C) is available

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
PDF
MFG CO.
CMOS SUPERSYNC FIFO 8,192 x 18, 16,384 x 18
Integrated Device Technology
CMOS SuperSync FIFO™ 8,192 x 18 16,384 x 18 ( Rev : 2005 )
Integrated Device Technology
CMOS SuperSync FIFO™ 8,192 x 18 16,384 x 18
Integrated Device Technology
VARIABLE WIDTH SUPERSYNC™ FIFO 8,192 x 18 or 16,384 x 9 16,384 x 18 or 32,768 x 9
Integrated Device Technology
3.3 VOLT CMOS SuperSync FIFO™ 32,768 x 18 65,536 x 18
Integrated Device Technology
3.3 VOLT CMOS SuperSync FIFO™ 32,768 x 18 65,536 x 18
Unspecified
3.3 VOLT CMOS SuperSync FIFO™ 32,768 x 18 65,536 x 18 ( Rev : 2018 )
Integrated Device Technology
CMOS SuperSync FIFO™ 16,384 x 9 32,768 x 9 ( Rev : 2013 )
Integrated Device Technology
CMOS SuperSync FIFO™ 16,384 x 9 32,768 x 9
Integrated Device Technology
CMOS SUPERSYNC FIFO™ 16,384 x 9, 32,768 x 9
Integrated Device Technology

Share Link: GO URL

Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]