datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

EDS1232AATA-60TI View Datasheet(PDF) - Elpida Memory, Inc

Part Name
Description
View to exact match
EDS1232AATA-60TI
Elpida
Elpida Memory, Inc Elpida
EDS1232AATA-60TI Datasheet PDF : 53 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
EDS1232AATA-TI
Command Operation
Mode register set command (/CS, /RAS, /CAS, /WE)
The Synchronous DRAM has a mode register that defines how the device operates. In this command, A0 through
A11 are the data input pins. After power on, the mode register set command must be executed to initialize the
device. The mode register can be set only when all banks are in idle state. During 2CLK (tRSC) following this
command, the Synchronous DRAM cannot accept any other commands.
CLK
CKE H
/CS
/RAS
/CAS
/WE
BA0, BA1
(Bank select)
A10
Add
Mode Register Set Command
Activate command (/CS, /RAS = Low, /CAS, /WE = High)
The Synchronous DRAM has four banks, each with 4,096 rows. This command activates the bank selected by BA0
and BA1 and a row address selected by A0 through A11. This command corresponds to a conventional DRAM's
/RAS falling.
CLK
CKE H
/CS
/RAS
/CAS
/WE
BA0, BA1
(Bank select)
A10
Row
Add
Row
Row Address Strobe and Bank Activate Command
Data Sheet E0305E30 (Ver. 3.0)
11

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]