datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  PhaseLink Corporation  >>> PLL102-108 PDF

PLL102-108 数据手册 ( 数据表 ) - PhaseLink Corporation

PLL102-108XC image

零件编号
PLL102-108

Other PDF
  no available.

PDF
DOWNLOAD     

page
10 Pages

File Size
62 kB

生产厂家
PLL
PhaseLink Corporation 

DESCRIPTIONS
The PLL102-108 is a zero delay buffer that distributes a single-ended clock input to ten pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purposes by strapping AVdd to ground.


FEATURES
• PLL clock distribution optimized for Double Data Rate SDRAM application up to 266Mhz.
• Distributes one clock Input to one bank of ten differential outputs.
• Track spread spectrum clocking for EMI reduction.
• Programmable delay between CLK_INT and CLK[T/C] from –0.8ns to +3.1ns by programming CLKINT and FBOUT skew channel, or from –1.1ns to +3.5ns if additional DDR skew channels are enabled.
• Four independent programmable DDR skew channels from –0.3ns to +0.4ns with step size ±100ps.
• Support 2-wire I2C serial bus interface.
• 2.5V Operating Voltage.
• Available in 48-Pin 300mil SSOP.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
视图
生产厂家
Programmable DDR Zero Delay Clock Driver
PDF
PhaseLink Corporation
DDR Phase Lock Loop Zero Delay Clock Buffer
PDF
Integrated Circuit Systems
DDR Phase Lock Loop Zero Delay Clock Buffer
PDF
Integrated Circuit Systems
Zero-Delay Clock Buffer ( Rev : 2010 )
PDF
Pericom Semiconductor
Zero-Delay Clock Buffer
PDF
Pericom Semiconductor Corporation
Zero Delay Clock Buffer
PDF
ON Semiconductor
Zero-Delay Clock Buffer
PDF
Pericom Semiconductor Corporation
Zero-Delay Clock Buffer
PDF
Pericom Semiconductor
Zero-Delay Clock Buffer
PDF
Pericom Semiconductor
Zero-Delay Clock Buffer
PDF
Pericom Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]