datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Lattice Semiconductor  >>> ISPLSI2064V-80LT100 PDF

ISPLSI2064V-80LT100 数据手册 ( 数据表 ) - Lattice Semiconductor

ISPLSI2064V image

零件编号
ISPLSI2064V-80LT100

Other PDF
  no available.

PDF
DOWNLOAD     

page
14 Pages

File Size
133 kB

生产厂家
Lattice
Lattice Semiconductor 

Description
The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.


FEATUREs
• HIGH DENSITY PROGRAMMABLE LOGIC
   — 2000 PLD Gates
   — 64 and 32 I/O Pin Versions, Four Dedicated Inputs
   — 64 Registers
   — High Speed Global Interconnect
   — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
   — Small Logic Block Size for Random Logic
• 3.3V LOW VOLTAGE 2064 ARCHITECTURE
   — Interfaces with Standard 5V TTL Devices
   — The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064
• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY
   — fmax = 100MHz Maximum Operating Frequency
   — tpd = 7.5ns Propagation Delay
   — Electrically Erasable and Reprogrammable
   — Non-Volatile
   — 100% Tested at Time of Manufacture
   — Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
   — 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)
   — Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
   — Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
   — Reprogram Soldered Devices for Faster Prototyping
• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
   — Enhanced Pin Locking Capability
   — Three Dedicated Clock Input Pins
   — Synchronous and Asynchronous Clocks
   — Programmable Output Slew Rate Control
   — Flexible Pin Placement
   — Optimized Global Routing Pool Provides Global Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
   — Superior Quality of Results
   — Tightly Integrated with Leading CAE Vendor Tools
   — Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™
   — PC and UNIX Platforms

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
视图
生产厂家
3.3V High Density Programmable Logic
PDF
Lattice Semiconductor
High-Density Programmable Logic
PDF
Lattice Semiconductor
High-Density Programmable Logic
PDF
Lattice Semiconductor
High-Density Programmable Logic
PDF
Lattice Semiconductor
High Density Programmable Logic
PDF
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
PDF
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
PDF
Advanced Micro Devices
High-Density EE CMOS Programmable Logic
PDF
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
PDF
Lattice Semiconductor
High-Density EE CMOS Programmable Logic
PDF
Lattice Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]