IS61NVVP25672 数据手册 ( 数据表 ) - Integrated Silicon Solution
生产厂家

Integrated Silicon Solution
DESCRIPTION
The 16 Meg NVVP product family feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, no wait state, device for network and communications customers. They are organized as 256K words by 72 bits, 512K words by 36 bits and are fabricated with ISSIs advanced CMOS technology.
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address, data and control
• Interleaved or linear burst sequence control using MODE input
• Power Down mode
• Common data inputs and data outputs
• CKE pin to enable clock and suspend operation
• JEDEC 119-ball PBGA (x36) and 209-ball (x72) PBGA packages
• Single +1.8V (± 5%) power supply
• JTAG Boundary Scan
• Industrial temperature available
Page Link's:
1
2
3
4
5
6
7
8
9
10
More Pages
256K x 72, 512K x 36 and 1M x 18 18Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
256K x 36 and 512K x 18 9Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM ( Rev : 2001 )
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
128K x 32, 128K x 36 and 256K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 FLOW-THROUGH 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
128K x 32, 128K x 36, and 256K x 18 4Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
128K x 32, 128K x 36, and 256K x 18 4Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution
1Mb x 36 and 2Mb x 18 36Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Integrated Silicon Solution