datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Siemens AG  >>> HYB314171BJL-50 PDF

HYB314171BJL-50 数据手册 ( 数据表 ) - Siemens AG

HYB314171BJ image

零件编号
HYB314171BJL-50

Other PDF
  no available.

PDF
DOWNLOAD     

page
24 Pages

File Size
1.1 MB

生产厂家
Siemens
Siemens AG 

3.3V 256 K x 16-Bit Dynamic RAM
3.3V Low Power 256 K x 16-Bit
Dynamic RAM with Self Refresh

The HYB 314171BJ/BJL is a 4 MBit dynamic RAM organized as 262 144 words by 16-bit. The HYB 314171BJ/BJL utilizes CMOS silicon gate process as well as advanced circuit techniques to provide wide operation margins, both internally and for the system user. Multiplexed address inputs permit the HYB 314171BJ/BJL to be packed in a standard plastic 400mil wide P-SOJ-40-1 package. This package size provides high system bit densities and is compatible with commonly used automatic testing and insertion equipment. System oriented features include Self Refresh (LVersion), single + 3.3 V (± 0.3 V) power supply, direct interfacing with high performance logic device families.

Preliminary Information
• 262 144 words by 16-bit organization
• 0 to 70 °C operating temperature
• Fast access and cycle time
• RAS access time:
   50 ns (-50 version)
   60 ns (-60 version)
   70 ns (-70 version)
• CAS access time:
   15ns (-50,-60 version)
   20 ns (-70 version)
• Cycle time:
   95 ns (-50 version)
   110 ns (-60 version)
   130 ns (-70 version)
• Fast page mode cycle time
   35 ns (-50 version)
   40 ns (-60 version)
   45 ns (-70 version)
• Single + 3.3 V (± 0.3 V) supply with a built-in VBB generator
• Low Power dissipation
   max. 450 mW active (-50 version)
   max. 378 mW active (-60 version)
   max. 306 mW active (-70 version)
• Standby power dissipation
   7.2 mW standby (TTL)
   3.6 mW max. standby (CMOS)
   0.72 mW max. standby (CMOS) for Low Power Version
• Output unlatched at cycle end allows two-dimensional chip selection
• Read, write, read-modify write, CAS-before-RAS refresh, RAS-only refresh, hidden-refresh and fast page mode capability
• 2 CAS / 1 WE control
• Self Refresh (L-Version)
• All inputs and outputs TTL-compatible
• 512 refresh cycles / 16 ms
• 512 refresh cycles / 128 ms
   Low Power Version only
• Plastic Packages:
   P-SOJ-40-1 400mil width

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
视图
生产厂家
3.3V 256 K x 16-Bit EDO-DRAM 3.3V 256 K x 16-Bit EDO-DRAM (Low power version with Self Refresh)
PDF
Siemens AG
256 K × 4-Bit Dynamic RAM Low Power 256 K × 4-Bit Dynamic RAM
PDF
Infineon Technologies
256 K × 4-Bit Dynamic RAM Low Power 256 K × 4-Bit Dynamic RAM
PDF
Siemens AG
256 K × 16 Static RAM ( Rev : 2014 )
PDF
Cypress Semiconductor
1M x 16-Bit Dynamic RAM (4k-Refresh)
PDF
Siemens AG
256 K × 16 Static RAM ( Rev : 2011 )
PDF
Cypress Semiconductor
1M x 16-Bit Dynamic RAM (1k-Refresh)
PDF
Infineon Technologies
1M x 16-Bit Dynamic RAM (1k & 4k-Refresh)
PDF
Siemens AG
4M x 16-Bit Dynamic RAM (4k & 8k Refresh)
PDF
Siemens AG
1M x 16-Bit Dynamic RAM (1k & 4k -Refresh)
PDF
Infineon Technologies

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]