datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74LVC1G80 PDF

74LVC1G80 数据手册 ( 数据表 ) - Nexperia B.V. All rights reserved

74LVC1G80 image

零件编号
74LVC1G80

Other PDF
  2022  

PDF
DOWNLOAD     

page
19 Pages

File Size
272.2 kB

生产厂家
NEXPERIA
Nexperia B.V. All rights reserved 

General description
   The 74LVC1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
   Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
   This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits
• Wide supply voltage range from 1.65 V to 5.5 V
• Overvoltage tolerant inputs to 5.5 V
• High noise immunity
• ±24 mA output drive (VCC = 3.0 V)
• CMOS low power dissipation
• Direct interface with TTL levels
• IOFF circuitry provides partial Power-down mode operation
• Latch-up performance exceeds 250 mA
• Complies with JEDEC standard:
   • JESD8-7 (1.65 V to 1.95 V)
   • JESD8-5 (2.3 V to 2.7 V)
   • JESD8C (2.7 V to 3.6 V)
   • JESD36 (4.5 V to 5.5 V)
• ESD protection:
   • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
   • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
• Multiple package options
• Specified from -40 °C to +85 °C and -40 °C to +125 °C.


Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]