74ALVT16823 数据手册 ( 数据表 ) - Nexperia B.V. All rights reserved
生产厂家

Nexperia B.V. All rights reserved
General description
The 74ALVT16823 18-bit bus interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity.
FEATUREs and benefits
• Two sets of high speed parallel registers with positive edge-triggered D-type flip-flops
• 5 V I/O compatible
• Ideal where high speed, light loading, or increased fan-in are required with MOS microprocessors
• Bus hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
• Live insertion and extraction permitted
• Power-up 3-state
• Power-up reset
• No bus current loading when output is tied to 5 V bus
• Output capability: +64 mA to -32 mA
• Latch-up protection:
– JESD78: exceeds 500 mA
• ESD protection:
– MIL STD 883, method 3 015: exceeds 2000 V
– MM: exceeds 200 V
Page Link's:
1
2
3
4
5
6
7
8
9
10
More Pages
18-bit bus interface D-type flip-flop with reset and enable (3-State)
NXP Semiconductors.
18-bit bus-interface D-type flip-flop with reset and enable (3-State)
Philips Electronics
18-bit bus-interface D-type flip-flop with reset and enable; 3-state
NXP Semiconductors.
18-bit bus-interface D-type flip-flop with reset and enable (3-State)
Philips Electronics
18-bit bus interface D-type flip-flop with reset and enable (3-State)
Philips Electronics
18-bit bus-interface D-type flip-flop with reset and enable with 30Ω termination resistors (3-State)
Philips Electronics
18-bit bus-interface D-type flip-flop with reset and enable with 30 Ω termination resistors; 3-state
NXP Semiconductors.
9-bit D-type flip-flop with reset and enable; 3-state
NXP Semiconductors.
9-bit D-type flip-flop with reset and enable (3-State)
Philips Electronics
9-bit D-type flip-flop with reset and enable; 3-state ( Rev : 2010 )
NXP Semiconductors.