74ALVCH16821DL 数据手册 ( 数据表 ) - Philips Electronics
生产厂家

Philips Electronics
DESCRIPTION
The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates.
FEATURES
• Wide supply voltage range of 1.2V to 3.6V
• Complies with JEDEC standard no. 8-1A
• Current drive ± 24 mA at 3.0 V
• CMOS low power consumption
• Direct interface with TTL levels
• MULTIBYTETM flow-through standard pin-out architecture
• Low inductance multiple VCC and ground pins for minimum noise and ground bounce
• All data inputs have bus hold
• Output drive capability 50Ω transmission lines @ 85°C
Page Link's:
1
2
3
4
5
6
7
8
9
10
More Pages
20-bit bus-interface D-type flip-flop; positive-edge trigger (3-State)
Philips Electronics
20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-state
NXP Semiconductors.
20-bit bus-interface D-type flip-flop; positive-edge trigger (3-State)
Philips Electronics
10-bit D-type flip-flop; positive-edge trigger (3-State)
Philips Electronics
10-bit D-type flip-flop; positive-edge trigger; 3-state
NXP Semiconductors.
16-bit D-type flip-flop; positive-edge trigger (3-State)
Philips Electronics
Quad D-type flip-flop; positive-edge trigger; 3-state
Philips Electronics
Octal D-type flip-flop; positive-edge trigger; 3-state
NXP Semiconductors.
Octal D-type flip-flop; positive-edge trigger (3-State)
Philips Electronics
Octal D-type flip-flop; positive edge-trigger (3-State)
Philips Electronics