datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

SC28L92 查看數據表(PDF) - NXP Semiconductors.

零件编号
产品描述 (功能)
生产厂家
SC28L92 Datasheet PDF : 73 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NXP Semiconductors
SC28L92
3.3 V/5.0 V Dual Universal Asynchronous Receiver/Transmitter
5.2 Pin description
Table 2. Pin description for 80xxx bus interface (Intel)
Symbol Pin
Type Description
PLCC44 QFP44 HVQFN48
I/M
12
11
7
I
Bus configuration: When HIGH or not connected configures the bus
interface to the conditions shown in this table.
D0
28
22
23
D1
18
12
14
D2
27
21
22
I/O Data bus: Bidirectional 3-state data bus used to transfer commands,
I/O data and status between the DUART and the CPU. D0 is the least
significant bit.
I/O
D3
19
13
15
I/O
D4
26
20
21
I/O
D5
20
14
16
I/O
D6
25
19
20
I/O
D7
21
15
17
I/O
CEN
39
33
35
I
Chip enable: Active LOW input signal. When LOW, data transfers
between the CPU and the DUART are enabled on D0 to D7 as
controlled by the WRN, RDN and A0 to A3 inputs. When HIGH, places
the D0 to D7 lines in the 3-state condition.
WRN 9
3
3
I
Write strobe: When LOW and CEN is also LOW, the contents of the
data bus is loaded into the addressed register. The transfer occurs on
the rising edge of the signal.
RDN 10
4
4
I
Read strobe: When LOW and CEN is also LOW, causes the contents
of the addressed register to be presented on the data bus. The read
cycle begins on the falling edge of RDN.
A0
2
A1
4
40
44
42
46
I
Address inputs: Select the DUART internal registers and ports for
I
read/write operations.
A2
6
44
48
I
A3
7
1
1
I
RESET 38
32
34
I
Reset: A HIGH level clears internal registers (SRA, SRB, IMR, ISR,
OPR and OPCR), puts OP0 to OP7 in the HIGH state, stops the
counter/timer, and puts channels A and B in the inactive state, with the
TxDA and TxDB outputs in the mark (HIGH) state. Sets MR pointer to
MR1. See Figure 10.
INTRN 24
18
19
O Interrupt request: Active LOW, open-drain, output which signals the
CPU that one or more of the eight maskable interrupting conditions are
true. This pin requires a pull-up device.
X1/CLK 36
30
32
I
Crystal 1: Crystal or external clock input. A crystal or clock of the
specified limits must be supplied at all times. When a crystal is used, a
capacitor must be connected from this pin to ground (see Figure 17).
X2
37
31
33
O Crystal 2: Connection for other side of the crystal. When a crystal is
used, a capacitor must be connected from this pin to ground (see
Figure 17). If X1/CLK is driven from an external source, this pin must
be left open.
RxDA 35
29
31
I
Channel A receiver serial data input: The least significant bit is
received first. See note on drive levels at block diagram (Figure 1).
RxDB 11
5
5
I
Channel B receiver serial data input: The least significant bit is
received first. See note on drive levels at block diagram (Figure 1).
SC28L92_7
Product data sheet
Rev. 07 — 19 December 2007
© NXP B.V. 2007. All rights reserved.
9 of 73

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]