datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

STM32F302RB 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
STM32F302RB Datasheet PDF : 133 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Functional overview
STM32F302xx/STM32F303xx
3.4
Embedded SRAM
STM32F302xx/STM32F303xx devices feature up to 48 Kbytes of embedded SRAM with
hardware parity check. The memory can be accessed in read/write at CPU clock speed with
0 wait states, allowing the CPU to achieve 90 Dhrystone Mips at 72 MHz (when running
code from CCM, core coupled memory).
8 Kbytes of SRAM mapped on the instruction bus (Core Coupled Memory (CCM)),
used to execute critical routines or to access data (parity check on all of CCM RAM).
40 Kbytes of SRAM mapped on the data bus (parity check on first 16 Kbytes of SRAM).
3.5
Boot modes
At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options:
Boot from user Flash
Boot from system memory
Boot from embedded SRAM
The boot loader is located in system memory. It is used to reprogram the Flash memory by
using USART1 (PA9/PA10), USART2 (PD5/PD6) or USB (PA11/PA12) through DFU (device
firmware upgrade) .
3.6
Cyclic redundancy check (CRC)
The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a
configurable generator polynomial value and size.
Among other applications, CRC-based techniques are used to verify data transmission or
storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of
verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of
the software during runtime, to be compared with a reference signature generated at
linktime and stored at a given memory location.
14/133
Doc ID 023353 Rev 5

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]