datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AD9281ARS 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD9281ARS Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD9281
REFERENCE AND REFERENCE BUFFER
The reference and buffer circuitry on the AD9281 is configured
for maximum convenience and flexibility. An illustration of the
equivalent reference circuit is show in Figure 26. The user can
select from five different reference modes through appropriate
pin-strapping (see Table I below). These pin strapping options
cause the internal circuitry to reconfigure itself for the appropri-
ate operating mode.
Mode
1V
2V
Programmable
External
Table I. Table of Modes
Input Span REFSENSE Pin Figure
1V
VREF
22
2V
AGND
23
1 + (R1/R2) See Figure
24
= External Ref AVDD
25
1 V Mode (Figure 22)—provides a 1 V reference and 1 V input
full scale. Recommended for applications wishing to optimize
high frequency performance, or any circuit on a supply voltage
of less than 4 V. The part is placed in this mode by shorting the
REFSENSE pin to the VREF pin.
1V
1V
0V
5k
0V
IINA
QINA
IINB
QINB
10F 0.1F
10F
5k
AD9281
1V
VREF
REFSENSE
0.1F
I OR QREFT
0.1F
0.1F 10F
I OR QREFB
0.1F
Figure 22. 0 V to 1 V Input
2 V Mode (Figure 23)—provides a 2 V reference and 2 V input
full scale. Recommended for noise sensitive applications on 5 V
supplies. The part is placed in 2 V reference mode by ground-
ing (shorting to AVSS) the REFSENSE pin.
2V
2V
0V
0V
IINA
QINA
5k
IINB
QINB
10F
0.1F
5k
AD9281
10F
0.1F
VREF
I OR QREFT
0.1F
0.1F 10F
I OR QREFB
REFSENSE
0.1F
Externally Set Voltage Mode (Figure 24)—this mode uses
the on-chip reference, but scales the exact reference level though
the use of an external resistor divider network. VREF is wired to
the top of the network, with the REFSENSE wired to the tap
point in the resistor divider. The reference level (and input full
scale) will be equal to 1 V × (R1 + R2)/R1. This method can be
used for voltage levels from 0.7 V to 2.5 V.
1F
0.1F
R2
R1
VREF = 1 + R2
R1
VREF
1V
+ +–
REFSENSE
AD9281
AVSS
I OR QREFT
I OR QREFB
0.1F
0.1F 10F
0.1F
Figure 24. Programmable Reference
External Reference Mode (Figure 25)—in this mode, the on-
chip reference is disabled, and an external reference applied to
the VREF pin. This mode is achieved by tying the REFSENSE
pin to AVDD.
1V
0V
5k
10F
1V
EXT
REFERENCE
10F
0.1F
5k
0.1F
AVDD
IINA
IINB
QINA
QINB
AD9281
VREF
I OR QREFT
I OR QREFB
REFSENSE
1V
0V
0.1F
0.1F 10F
0.1F
Figure 25. External Reference
Reference Buffer—The reference buffer structure takes the
voltage on the VREF pin and level-shifts and buffers it for use
by various sub-blocks within the two A/D converters. The two
converters share the same reference buffer amplifier to maintain
the best possible gain match between the two converters. In the
interests of minimizing high frequency crosstalk, the buffered
references for the two converters are separately decoupled on
the IREFB, IREFT, QREFB and QREFT pins, as illustrated in
Figure 26.
Figure 23. 0 V to 2 V Input
–10–
REV. E

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]