Номер в каталоге
MC100EP35
Компоненты Описание
Other PDF
PDF
page
8 Pages
File Size
74.7 kB
производитель

ON Semiconductor
Description
The MC100EP35 is a higher speed/low voltage version of the EL35 JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of the clock. The reset pin is asynchronous and is activated with a logic HIGH.
The 100 Series contains temperature compensation.
FEATUREs
• 410 ps Propagation Delay
• Maximum Frequency > 3 GHz Typical
• PECL Mode Operating Range:
♦ VCC = 3.0 V to 5.5 V with VEE = 0 V
• NECL Mode Operating Range:
♦ VCC = 0 V with VEE = −3.0 V to −5.5 V
• Open Input Default State
• Q Output Will Default LOW with Inputs Open or at VEE
• These Devices are Pb-Free, Halogen Free and are RoHS Compliant