datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Lattice Semiconductor  >>> ISPLSI3256E-100LQ PDF

ISPLSI3256E-100LQ Даташит - Lattice Semiconductor

ISPLSI3256E-100LB320 image

Номер в каталоге
ISPLSI3256E-100LQ

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
15 Pages

File Size
151.7 kB

производитель
Lattice
Lattice Semiconductor 

Description
The ispLSI 3256E is a High Density Programmable Logic Device containing 512 Registers, 256 Universal I/O pins, five Dedicated Clock Input Pins, 16 Output Routing Pools (ORP) and a Global Routing Pool (GRP) which allows complete inter-connectivity between all of these elements.


FEATUREs
• HIGH-DENSITY PROGRAMMABLE LOGIC
    — 256 I/O Pins
    — 12000 PLD Gates
    — 512 Registers
    — High Speed Global Interconnect
    — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
    — Small Logic Block Size for Random Logic
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY
    — fmax = 100 MHz Maximum Operating Frequency
    — tpd = 10 ns Propagation Delay
    — TTL Compatible Inputs and Outputs
    — Electrically Erasable and Reprogrammable
    — Non-Volatile
    — 100% Tested at Time of Manufacture
    — Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
    — 5V In-System Programmable (ISP™) using Lattice ISP or Boundary Scan Test (IEEE 1149.1) Protocol
    — Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality
    — Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN COMPATIBLE
• OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
    — Complete Programmable Device Can Combine Glue Logic and Structured Designs
    — Five Dedicated Clock Input Pins
    — Synchronous and Asynchronous Clocks
    — Programmable Output Slew Rate Control to Minimize Switching Noise
    — Flexible Pin Placement
    — Optimized Global Routing Pool Provides Global Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
    — Superior Quality of Results
    — Tightly Integrated with Leading CAE Vendor Tools
    — Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™
    — PC and UNIX Platforms

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
View
производитель
In-System Programmable High Density PLD ( Rev : 2002 )
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD ( Rev : 2002 )
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor
In-System Programmable High Density PLD
PDF
Lattice Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]