datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> CY7C1371D PDF

CY7C1371D(2016) Даташит - Cypress Semiconductor

CY7C1371D image

Номер в каталоге
CY7C1371D

Other PDF
  2007   2012   2014   lastest PDF  

PDF
DOWNLOAD     

page
42 Pages

File Size
1.2 MB

производитель
Cypress
Cypress Semiconductor 

Functional Description
The CY7C1371D/CY7C1373D is a 3.3 V, 512K × 36/1M × 18 synchronous flow through burst SRAM designed specifically to support unlimited true back-to-back read/write operations with no wait state insertion. The CY7C1371D/CY7C1373D is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.


FEATUREs
■ No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
■ Supports up to 133-MHz bus operations with zero wait states
    ❐ Data is transferred on every clock
■ Pin-compatible and functionally equivalent to ZBT™ devices
■ Internally self-timed output buffer control to eliminate the need to use OE
■ Registered inputs for flow through operation
■ Byte write capability
■ 3.3 V/2.5 V I/O power supply (VDDQ)
■ Fast clock-to-output times
    ❐ 6.5 ns (for 133-MHz device)
■ Clock enable (CEN) pin to enable clock and suspend operation
■ Synchronous self-timed writes
■ Asynchronous output enable
■ Available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non Pb-free 119-ball BGA, and 165-ball FBGA packages
■ Three chip enables for simple depth expansion
■ Automatic power-down feature available using ZZ mode or CE deselect
■ IEEE 1149.1 JTAG-compatible boundary scan
■ Burst capability – linear or interleaved burst order
■ Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
View
производитель
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM ( Rev : 2004 )
PDF
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
PDF
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM
PDF
Cypress Semiconductor
36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2008 )
PDF
Cypress Semiconductor
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL™ Architecture
PDF
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM with NoBL™ Architecture
PDF
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM with NoBL™ Architecture
PDF
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
PDF
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
PDF
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM ( Rev : 2006 )
PDF
Cypress Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]