CY7C1345B-100AI Даташит - Cypress Semiconductor
Номер в каталоге
CY7C1345B-100AI
производитель

Cypress Semiconductor
Functional Description
The CY7C1345B is a 3.3V, 128K by 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.
Features
• Supports 117-MHz microprocessor cache systems with
zero wait states
• 128K by 36 common I/O
• Fast clock-to-output times
— 7.5 ns (117-MHz version)
• Two-bit wrap-around counter supporting either
interleaved or linear burst sequence
• Separate processor and controller address strobes
provide direct interface with the processor and external
cache controller
• Synchronous self-timed write
• Asynchronous output enable
• Supports 3.3V & 2.5V I/O levels
• ZZ “sleep” mode
Page Link's:
1
2
3
4
5
6
7
8
9
10
More Pages
Номер в каталоге
Компоненты Описание
View
производитель
4-Mb (128K x 36) Flow-through SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mbit (128K x 36) Flow-through SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mb (128K x 36) Pipelined SRAM with Nobl™ Architecture
Cypress Semiconductor
4-Mb (128K x 36) Flow-Through Sync SRAM
Cypress Semiconductor
4-Mb (256K x 18) Flow-through SRAM with NoBL™ Architecture
Cypress Semiconductor
9-Mb (256K x 36/512K x 18) Flow-Through SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
256Kx18 Flow-Through SRAM with NoBL™ Architecture
Cypress Semiconductor
256Kx18 Flow-Through SRAM with NoBL™ Architecture
Cypress Semiconductor