datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74LVC1G175GV-Q100 PDF

74LVC1G175GV-Q100 Даташит - Nexperia B.V. All rights reserved

74LVC1G175-Q100 image

Номер в каталоге
74LVC1G175GV-Q100

Other PDF
  2019  

PDF
DOWNLOAD     

page
13 Pages

File Size
225.5 kB

производитель
NEXPERIA
Nexperia B.V. All rights reserved 

General description
   The 74LVC1G175-Q100 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. 

Features and benefits
• Automotive product qualification in accordance with AEC-Q100 (Grade 1)
   • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
• Wide supply voltage range from 1.65 V to 5.5 V
• High noise immunity
• Overvoltage tolerant inputs to 5.5 V
• ±24 mA output drive (VCC = 3.0 V)
• CMOS low power dissipation
• Direct interface with TTL levels
• IOFF circuitry provides partial Power-down mode operation
• Latch-up performance exceeds 250 mA
• Complies with JEDEC standard:
   • JESD8-7 (1.65 V to 1.95 V)
   • JESD8-5 (2.3 V to 2.7 V)
   • JESD8C (2.7 V to 3.6 V)
   • JESD36 (4.5 V to 5.5 V)
• ESD protection:
   • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
   • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V


Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]