Технический паспорт Поисковая и бесплатно техническое описание Скачать
русский
▼
English
한국어
日本語
简体中文
español
Номер в каталоге
Компоненты Описание
CXB1583Q Просмотр технического описания (PDF) - Sony Semiconductor
Номер в каталоге
Компоненты Описание
производитель
CXB1583Q
266Mbaud Fibre Channel Transceiver IC
Sony Semiconductor
CXB1583Q Datasheet PDF : 23 Pages
1
2
3
4
5
6
7
8
9
10
Next
Last
CXB1583Q
Pin
No.
Symbol
Type
Typical pin
I/O voltage
V
CC
G
Equivalent circuit
74
ALTENB
∗
TTL
input
TTL level
TTL-IN
V
EE
T
V
CC
G
75 TPGEN
∗
TTL
input
TTL level
TTL-IN
V
EE
T
V
CC
G
76 TXSER
TTL
input
TTL level
TTL-IN
V
EE
T
V
CC
G
77
REFCLK
TTL
input
TTL level
TTL-IN
V
EE
T
Description
Alternate disparity test
pattern generation
enable.
When ALTENB
∗
is set
to low with TPGEN
∗
low, K28.5 (+K28.5,
–K28.5) is generated
for the data stream
output. When this pin
is high, +K28.5 is
V
EE
G
generated.
Test pattern
generation enable.
When this pin is low,
+K28.5 (ALTENB
∗
:
high) or ±K28.5
(ALTENB
∗
: low) is
generated for the
data stream output.
V
EE
G
Transmit serial data
selector.
When this pin is high,
the serial data input
from TXSIN is output
from SDOUT and the
serialized PDI0 to 9
signals are output
from TXSOUT.
V
EE
G
Transmit byte clock.
This clock is used to
take the PDI0 to 9
signals in the TXPLL.
The RXPLL takes the
frequency from
REFCLK when
LCKREF
∗
is low.
REFCLK is necessary
after LCKREF
∗
is set
to high and the
V
EE
G
RXPLL is locked to
the serial data.
– 10 –
Share Link:
datasheetbank.com [
Privacy Policy
]
[
Request Datasheet
] [
Contact Us
]