datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

EVAL-AD7262EDZ Просмотр технического описания (PDF) - Analog Devices

Номер в каталоге
Компоненты Описание
производитель
EVAL-AD7262EDZ Datasheet PDF : 33 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Data Sheet
AD7262
SPECIFICATIONS
AVCC = 4.75 V to 5.25 V, CA_CBVCC = CC_CDVCC = 2.7 V to 5.25 V, VDRIVE = 2.7 V to 5.25 V, fSAMPLE = 1 MSPS and fSCLK = 40 MHz
for AD7262, fSAMPLE = 500 kSPS and fSCLK = 20 MHz for AD7262-5, VREF = 2.5 V internal/external; TA = −40°C to +105°C, unless
otherwise noted.
Table 1.
Parameter
DYNAMIC PERFORMANCE1
Signal-to-Noise Ratio (SNR)2
Signal-to-(Noise + Distortion) Ratio
(SINAD)2
Total Harmonic Distortion (THD)2
Spurious-Free Dynamic Range (SFDR)2
Common-Mode Rejection Ratio (CMRR)3
ADC-to-ADC Isolation3
Bandwidth3
DC ACCURACY
Resolution
Integral Nonlinearity2
Differential Nonlinearity2
Positive Full-Scale Error2
Positive Full-Scale Error Match
Zero Code Error2
Zero Code Error Match
Negative Full-Scale Error2
Negative Full-Scale Error Match
Zero Code Error Drift
ANALOG INPUT
Input Voltage Range, VIN+ and VIN
Common-Mode Voltage Range, VCM
DC Leakage Current
Input Capacitance3
Input Impedance3
REFERENCE INPUT/OUTPUT
Reference Output Voltage 5
Reference Input Voltage Range
DC Leakage Current
Input Capacitance3
VREFA, VREFB Output Impedance3
Reference Temperature Coefficient
VREF Noise3
Min
Typ
Max
Unit
70
73
dB
70
72
dB
−85
−77
dB
−97
dB
−76
dB
−90
dB
1.2
MHz
1.7
MHz
±0.5
±0.5
±0.122
±0.018
±0.061
±0.092
±0.012
±0.061
±0.122
±0.018
±0.061
2.5
12
±1
±0.99
±0.305
±0.244
±0.305
Bits
LSB
LSB
% FSR
% FSR
% FSR
% FSR
% FSR
% FSR
% FSR
% FSR
% FSR
µV/°C
VCM
±
VREF
2 × Gain
V
VCM − 100 mV
VCM + 100 mV V
(VCC/2) − 0.4
(VCC/2) + 0.2 V
(VCC/2) − 0.4
(VCC/2) + 0.4 V
(VCC/2) − 0.6
(VCC/2) + 0.8 V
±0.001 ±1
µA
5
pF
1
2.495
2.5
2.505
2.5
±0.3
±1
20
4
20
20
V
V
µA
pF
ppm/°C
µV rms
Test Conditions/Comments
fIN = 100 kHz sine wave
PGA gain setting = 2
For PGA gain setting = 2, ripple
frequency of 50 Hz/60 Hz; see Figure 17
and Figure 18
@ −3 dB; PGA gain setting = 128
@ −3 dB; PGA gain setting = 2
Guaranteed no missed codes to 12 bits
Pregain calibration
Postgain calibration
Preoffset and pregain calibration
Postoffset and postgain calibration
Pregain calibration
Postgain calibration
VCM = AVCC/2; PGA gain setting ≥ 2
VCM = 2; PGA gain setting = 1;
see Figure 19 4
VCM = AVCC/2; PGA gain setting = 2
VCM = AVCC/2; 3 ≤ PGA gain setting ≤ 32
VCM = AVCC/2; PGA gain setting ≥ 48
2.5 V ± 5 mV max @ 25°C
External reference applied to
Pin VREFA/Pin VREFB
Rev. B | Page 3 of 32

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]