datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  NEC => Renesas Technology  >>> UPD98411GN-MMU PDF

UPD98411GN-MMU Datasheet - NEC => Renesas Technology

UPD98411 image

Part Name
UPD98411GN-MMU

Other PDF
  no available.

PDF
DOWNLOAD     

page
36 Pages

File Size
693.9 kB

MFG CO.
NEC
NEC => Renesas Technology NEC

ATM QUAD SONET FRAMER

The µPD98411 NEASCOT-P40 is one of ATM-LAN LSIs and provides the functions of the TC sublayer of the SONET/SDH-base physical layer of the ATM protocol specified by the ATM Forum. Its main functions include a transmission function to map an ATM cell passed from an ATM layer to the payload of 155M-bps SONET STS-3c/SDH STM-1 frame and transmit the cell to the PMD (Physical Media Dependent) sublayer of the physical layer, and a reception function to separate the overhead and ATM cell from the data string received from the PMD device and transmit the ATM cell to the ATM layer. The µPD98411 NEASCOT-P40 combines these transmission /reception functions into a port function that is realized as a single 4-port LSI chip. This LSI is ideally suited for use in the ATM hubs, ATM switches, and other equipment used to configure an ATM network.
In addition, the µPD98411 also has a clock recovery function for each port to extract synchronous clock for reception of receive data from the bit stream, and a clock synthesis function to generate a clock for transmission.


FEATURES
• Incorporates an ATM user network interface TC sublayer function for four channels.
• Conforms to ATM FORUM UNI v3.1.
• Incorporates four clock recovery PLLs and one clock synthesizer PLL.
• Conforms to ATM FORUM UTOPIA Level 2 v1.0.
   • ATM layers can be selected from the multi-PHY interface (up to 800 Mbps) in several different modes.
   • A management interface can be set to either of two modes.
• The line-side PMD interface accepts a P-ECL level input.
• Supports a loopback function.
• Supports a pseudo error generation frame transmission function.
• Incorporates one general input port per channel and three output ports (each able to drive an LED) per channel.
• Supports JTAG boundary scan test (IEEE 1149.1).
• Incorporates a wide range of operation, administration, and maintenance (OAM) functions.
• 0.35-µm CMOS process
• Low power consumption; +3.3 V single-voltage power supply

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
PDF
MFG CO.
155Mbps Quad ATM SONET/SDH Framer ( Rev : V3 )
Toshiba
LOCAL ATM SONET FRAMER
NEC => Renesas Technology
ADVANCED ATM SONET FRAMER
NEC => Renesas Technology
155 Mbps SONET/SDH ATM Framer ( Rev : V2 )
Toshiba
SONET/SDH IP/ATM Framer and Mapper ( Rev : 2000 )
Vitesse Semiconductor
STS-48/STM-16 SONET/SDH Framer and ATM/POS Mapper
Unspecified
SONET ATM PHYSICAL INTERFACE BOARD
PMC-Sierra
DS3 ATM UNI/CLEAR CHANNEL FRAMER
Exar Corporation
OC-48 / 4xOC-12 / 16xOC-3 SONET/SDH FRAMER AND POS/ATM MAPPER
Applied Micro Circuits Corporation
Quad E1 Framer
Dallas Semiconductor -> Maxim Integrated

Share Link: GO URL

Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]