datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Elpida Memory, Inc  >>> EBE10EE8ACWA PDF

EBE10EE8ACWA Datasheet - Elpida Memory, Inc

EBE10EE8ACWA image

Part Name
EBE10EE8ACWA

Other PDF
  no available.

PDF
DOWNLOAD     

page
30 Pages

File Size
199.6 kB

MFG CO.
Elpida
Elpida Memory, Inc Elpida

Features
• Double-data-rate architecture; two data transfers per clock cycle
• The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver
• DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
• Data mask (DM) for write data
• Posted /CAS by programmable additive latency for better command and data bus efficiency
• Off-Chip-Driver Impedance Adjustment and On-Die-Termination for better signal quality
• /DQS can be disabled for single-ended Data Strobe operation

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
PDF
MFG CO.
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc

Share Link: GO URL

Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]