

# 128K × 8 CMOS FLASH MEMORY

#### **GENERAL DESCRIPTION**

The W29C011A is a 1-megabit, 5-volt only CMOS flash memory organized as  $128K \times 8$  bits. The device can be programmed and erased in-system with a standard 5V power supply. A 12-volt VPP is not required. The unique cell architecture of the W29C011A results in fast program/erase operations with extremely low current consumption (compared to other comparable 5-volt flash memory products). The device can also be programmed and erased using standard EPROM programmers.

- 1 -

#### **FEATURES**

- Single 5-volt program and erase operations
- · Fast page-write operations
  - 128 bytes per page
  - Page program cycle: 10 mS (max.)
  - Effective byte-program cycle time: 39 μS
  - Software-protected data write
- Fast chip-erase operation: 50 mS
- Read access time: 150 nS
- Page program/erase cycles: 1,000
- Ten-year data retention
- · Software and hardware data protection

- Low power consumption
  - Active current: 25 mA (typ.)
  - Standby current: 20 μA (typ.)
- Automatic program timing with internal VPP generation
- · End of program detection
  - Toggle bit
  - Data polling
- · Latched address and data
- TTL compatible I/O
- · JEDEC standard byte-wide pinouts
- Available packages: 32-pin 600 mil DIP, 450 mil SOP and PLCC



## **PIN CONFIGURATIONS**



#### **BLOCK DIAGRAM**



#### **PIN DESCRIPTION**

| SYMBOL  | PIN NAME            |
|---------|---------------------|
| A0-A16  | Address Inputs      |
| DQ0-DQ7 | Data Inputs/Outputs |
| CE      | Chip Enable         |
| ŌĒ      | Output Enable       |
| WE      | Write Enable        |
| Vdd     | Power Supply        |
| GND     | Ground              |
| NC      | No Connection       |



#### **FUNCTIONAL DESCRIPTION**

#### **Read Mode**

The read operation of the W29C011A is controlled by  $\overline{CE}$  and  $\overline{OE}$ , both of which have to be low for the host to obtain data from the outputs.  $\overline{CE}$  is used for device selection. When  $\overline{CE}$  is high, the chip is de-selected and only standby power will be consumed.  $\overline{OE}$  is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either  $\overline{CE}$  or  $\overline{OE}$  is high. Refer to the timing waveforms for further details.

#### **Page Write Mode**

The W29C011A is programmed on a page basis. Every page contains 128 bytes of data. If a byte of data within a page is to be changed, data for the entire page must be loaded into the device. Any byte that is not loaded will be erased to "FFh" during programming of the page.

The write operation is initiated by forcing CE and WE low and OE high. The write procedure consists of two steps. Step 1 is the byte-load cycle, in which the host writes to the page buffer of the device. Step 2 is an internal programming cycle, during which the data in the page buffers are simultaneously written into the memory array for non-volatile storage.

During the byte-load cycle, the addresses are latched by the falling edge of either CE or WE, whichever occurs last. The data are latched by the rising edge of either CE or WE, whichever occurs first. If the host loads a second byte into the page buffer within a byte-load cycle time (TBLc) of 200  $\mu$ S, after the initial byte-load cycle, the W29C011A will stay in the page load cycle. Additional bytes can then be loaded consecutively. The page load cycle will be terminated and the internal programming cycle will start if no additional byte is loaded into the page buffer within 300  $\mu$ S (TBLco) from the last byte-load cycle, i.e., there is no subsequent WE high-to-low transition after the last rising edge of WE. A7 to A16 specify the page address. All bytes that are loaded into the page buffer must have the same page address. A0 to A6 specify the byte address within the page. The bytes may be loaded in any order; sequential loading is not required.

In the internal programming cycle, all data in the page buffers, i.e., 128 bytes of data, are written simultaneously into the memory array. Before the completion of the internal programming cycle, the host is free to perform other tasks such as fetching data from other locations in the system to prepare to write the next page.

#### Software-protected Data Write

The device provides a JEDEC-approved software-protected data write. Once this scheme is enabled, any write operation requires a series of three-byte program commands (with specific data to a specific address) to be performed before the data load operation. The three-byte load command sequence begins the page load cycle, without which the write operation will not be activated. This write scheme provides optimal protection against inadvertent write cycles, such as cycles triggered by noise during system power-up and power-down.

The W29C011A is shipped with the software data protection enabled. To enable the software data protection scheme, perform the three-byte command cycle at the beginning of a page load cycle. The device will then enter the software data protection mode, and any subsequent write operation must be preceded by the three-byte program command cycle.

Publication Release Date: December 1997 Revision A1



#### **Hardware Data Protection**

The integrity of the data stored in the W29C011A is also hardware protected in the following ways:

- (1) Noise/Glitch Protection: A WE pulse of less than 15 nS in duration will not initiate a write cycle.
- (2) VDD Power Up/Down Detection: The programming operation is inhibited when VDD is less than 3.8V.
- (3) Write Inhibit Mode: Forcing  $\overline{OE}$  low,  $\overline{CE}$  high, or  $\overline{WE}$  high will inhibit the write operation. This prevents inadvertent writes during power-up or power-down periods.

#### Data Polling (DQ7)-Write Status Detection

The W29C011A includes a data polling feature to indicate the end of a programming cycle. When the W29C011A is in the internal programming cycle, any attempt to read DQ7 of the last byte loaded during the page/byte-load cycle will receive the complement of the true data. Once the programming cycle is completed. DQ7 will show the true data.

#### Toggle Bit (DQ6)-Write Status Detection

In addition to data polling, the W29C011A provides another method for determining the end of a program cycle. During the internal programming cycle, any consecutive attempts to read DQ6 will produce alternating 0's and 1's. When the programming cycle is completed, this toggling between 0's and 1's will stop. The device is then ready for the next operation.

#### 5-Volt-Only Software Chip Erase

The chip-erase mode can be initiated by a six-byte command sequence. After the command loading cycles, the device enters the internal chip erase mode, which is automatically timed and will be completed in 50 mS. The host system is not required to provide any control or timing during this operation.

#### **Product Identification**

The product ID operation outputs the manufacturer code and device code. Programming equipment automatically matches the device with its proper erase and programming algorithms.

The manufacturer and device codes can be accessed by software or hardware operation. In the software access mode, a six-byte command sequence can be used to access the product ID. A read from address 0000H outputs the manufacturer code (DAh). A read from address 0001H outputs the device code (C1h). The product ID operation can be terminated by a three-byte command sequence.

In the hardware access mode, access to the product ID is activated by forcing  $\overline{CE}$  and  $\overline{OE}$  low,  $\overline{WE}$  high, and raising A9 to 12 volts.



## **TABLE OF OPERATING MODES**

## **Operating Mode Selection**

Operating Range = 0 to 70°C (Ambient Temperature), VDD = 5V  $\pm 10\%$ , Vss = 0V, VHH = 12V

| MODE                       |     | PINS |     |                                     |                               |  |
|----------------------------|-----|------|-----|-------------------------------------|-------------------------------|--|
|                            | CE  | ŌE   | WE  | ADDRESS                             | DQ.                           |  |
| Read                       | VIL | VIL  | VIH | Ain                                 | Dout                          |  |
| Write                      | VIL | VIH  | VIL | Ain                                 | Din                           |  |
| Standby                    | VIH | Х    | Х   | X                                   | High Z                        |  |
| Write Inhibit              | Х   | VIL  | Х   | X                                   | High Z/Dout                   |  |
|                            | Х   | Χ    | VIH | X                                   | High Z/Dout                   |  |
| Output Disable             | Х   | VIH  | Х   | X                                   | High Z                        |  |
| 5-Volt Software Chip Erase | VIL | VIH  | VIL | Ain                                 | DIN                           |  |
| Product ID                 | VIL | VIL  | VIH | A0 = VIL; A1-A16 = VIL;<br>A9 = VHH | Manufacturer Code<br>DA (Hex) |  |
|                            | VIL | VIL  | ViH | A0 = VIH; A1-A16 = VIL;<br>A9 = VHH | Device Code<br>C1 (Hex)       |  |



#### **Command Codes for Software Data Protection Write**

| BYTE SEQUENCE | ADDRESS | DATA |
|---------------|---------|------|
| 0 Write       | 5555H   | AAH  |
| 1 Write       | 2AAAH   | 55H  |
| 2 Write       | 5555H   | A0H  |

## **Software Data Protection Acquisition Flow**

Software Data Protection Write Flow



Notes for software program code: Data Format: DQ7–DQ0 (Hex) Address Format: A14–A0 (Hex)



## **Command Codes for Software Chip Erase**

| BYTE SEQUENCE | ADDRESS | DATA |
|---------------|---------|------|
| 0 Write       | 5555H   | AAH  |
| 1 Write       | 2AAAH   | 55H  |
| 2 Write       | 5555H   | 80H  |
| 3 Write       | 5555H   | AAH  |
| 4 Write       | 2AAAH   | 55H  |
| 5 Write       | 5555H   | 10H  |

## **Software Chip Erase Acquisition Flow**



Notes for software chip erase: Data Format: DQ7–DQ0 (Hex) Address Format: A14–A0 (Hex)



#### **Command Codes for Product Identification**

| BYTE SEQUENCE | SOFTWARE PRODUCT IDENTIFICATION ENTRY |       | SOFTWARE PRODUCT IDENTIFICATION EXIT |       |  |
|---------------|---------------------------------------|-------|--------------------------------------|-------|--|
|               | ADDRESS                               | DATA  | ADDRESS                              | DATA  |  |
| 0 Write       | 5555H                                 | AAH   | 5555H                                | AAH   |  |
| 1 Write       | 2AAAH                                 | 55H   | 2AAAH                                | 55H   |  |
| 2 Write       | 5555H                                 | 80H   | 5555H                                | F0H   |  |
| 3 Write       | 5555H                                 | AAH   | -                                    | -     |  |
| 4 Write       | 2AAAH                                 | 55H   | -                                    | -     |  |
| 5 Write       | 5555H                                 | 60H   | -                                    | -     |  |
|               | Pause                                 | 10 μS | Pause                                | 10 μS |  |

## **Software Product Identification Acquisition Flow**



Notes for software product identification:

- (1) Data format: DQ7-DQ0 (Hex); address format: A14-A0 (Hex).
- (2) A1-A16 = VIL; manufacture code is read for A0 = VIL; device code is read for A0 = VIH.
- (3) The device does not remain in identification mode if power down.
- (4) The device returns to standard operation mode.



## **DC CHARACTERISTICS**

## **Absolute Maximum Ratings**

| PARAMETER                                                                   | RATING           | UNIT |
|-----------------------------------------------------------------------------|------------------|------|
| Power Supply Voltage to Vss Potential                                       | -0.5 to +7.0     | V    |
| Operating Temperature                                                       | 0 to +70         | °C   |
| Storage Temperature                                                         | -65 to +150      | °C   |
| D.C. Voltage on Any Pin to Ground Potential except $\overline{\text{OE}}$   | -0.5 to VDD +1.0 | V    |
| Transient Voltage ( ${ m i}	ilde{0}$ 20 nS ) on Any Pin to Ground Potential | -1.0 to VDD +1.0 | V    |
| Voltage on OE Pin to Ground Potential                                       | -0.5 to 12.5     | V    |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

## **Operating Characteristics**

(VDD = 5.0V  $\pm 10\%$ , Vss = 0V, TA = 0 to 70° C)

| PARAMETER                          | SYM. | TEST CONDITIONS                                                               |      | LIMITS |          | UNIT |
|------------------------------------|------|-------------------------------------------------------------------------------|------|--------|----------|------|
|                                    |      |                                                                               | MIN. | TYP.   | MAX.     |      |
| Power Supply<br>Current            | Icc  | CE = OE = VIL, WE = VIH, all I/Os open Address inputs = VIL/VIH, at f = 5 MHz | -    | -      | 50       | mA   |
| Standby VDD<br>Current (TTL input) | ISB1 | CE = VIH, all I/Os open<br>Other inputs = VIL/VIH                             | -    | 2      | 3        | mA   |
| Standby VDD Current (CMOS input)   | ISB2 | CE = VDD -0.3V, all I/Os open<br>Other inputs = VDD -0.3V/GND                 | -    | 20     | 100      | μΑ   |
| Input Leakage<br>Current           | I⊔   | VIN = GND to VDD                                                              | -    | -      | 1        | μΑ   |
| Output Leakage<br>Current          | ILO  | VIN = GND to VDD                                                              | -    | -      | 10       | μΑ   |
| Input Low Voltage                  | VIL  | -                                                                             | -0.3 | -      | 0.8      | V    |
| Input High Voltage                 | VIH  | -                                                                             | 2.0  | -      | VDD +0.5 | V    |
| Output Low Voltage                 | Vol  | IOL = 2.1 mA                                                                  | -    | -      | 0.45     | V    |
| Output High Voltage                | Vон  | IOH = -0.4 mA                                                                 | 2.4  | -      | -        | V    |

## **Power-up Timing**

| PARAMETER                   | SYMBOL    | TYPICAL | UNIT |
|-----------------------------|-----------|---------|------|
| Power-up to Read Operation  | Tpu.READ  | 100     | μS   |
| Power-up to Write Operation | Tpu.WRITE | 5       | mS   |

Publication Release Date: December 1997 Revision A1



## **CAPACITANCE**

 $(VDD = 5.0V, TA = 25^{\circ} C, f = 1 MHz)$ 

| PARAMETER           | SYMBOL | CONDITIONS     | MAX. | UNIT |
|---------------------|--------|----------------|------|------|
| I/O Pin Capacitance | CI/O   | $V_{I/O} = 0V$ | 12   | pF   |
| Input Capacitance   | CIN    | VIN = 0V       | 6    | pF   |

## **AC CHARACTERISTICS**

## **AC Test Conditions**

 $(VDD = 5V \pm 10\%)$ 

| PARAMETER                 | CONDITIONS                 |
|---------------------------|----------------------------|
| Input Pulse Levels        | 0.45V to 2.4V              |
| Input Rise/Fall Time      | 10 nS                      |
| Input/Output Timing Level | 0.8V/2.0V                  |
| Output Load               | 1 TTL Gate and CL = 100 pF |

## **AC Test Load and Waveforms**





## **Read Cycle Timing Parameters**

 $(VDD = 5.0V \pm 10\%, VSS = 0V, TA = 0 \text{ to } 70^{\circ} \text{ C})$ 

| PARAMETER                       | SYM. | W29C011A-15 |      | UNIT |  |
|---------------------------------|------|-------------|------|------|--|
|                                 |      | MIN.        | MAX. |      |  |
| Read Cycle Time                 | Trc  | 150         | -    | nS   |  |
| Chip Enable Access Time         | TCE  | -           | 150  | nS   |  |
| Address Access Time             | ТАА  | -           | 150  | nS   |  |
| Output Enable Access Time       | TOE  | -           | 70   | nS   |  |
| CE Low to Active Output         | TcLz | 0           | -    | nS   |  |
| OE Low to Active Output         | Tolz | 0           | -    | nS   |  |
| CE High to High-Z Output        | Тснz | -           | 45   | nS   |  |
| OE High to High-Z Output        | Тонz | -           | 45   | nS   |  |
| Output Hold from Address change | Тон  | 0           | -    | nS   |  |

## **Byte/Page-Write Cycle Timing Parameters**

| PARAMETER                       | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|---------------------------------|--------|------|------|------|------|
| Write Cycle (erase and program) | Twc    | -    |      | 10   | mS   |
| Address Setup Time              | Tas    | 0    | ı    | -    | nS   |
| Address Hold Time               | Тан    | 50   | 1    | -    | nS   |
| WE and CE Setup Time            | Tcs    | 0    | 1    | -    | nS   |
| WE and CE Hold Time             | Тсн    | 0    | -    | -    | nS   |
| OE High Setup Time              | Toes   | 10   | -    | -    | nS   |
| OE High Hold Time               | Тоен   | 10   | -    | -    | nS   |
| CE Pulse Width                  | Тср    | 70   | -    | -    | nS   |
| WE Pulse Width                  | Twp    | 70   | -    | -    | nS   |
| WE High Width                   | TWPH   | 150  | -    | -    | nS   |
| Data Setup Time                 | Tos    | 50   | -    | -    | nS   |
| Data Hold Time                  | Трн    | 10   | -    | -    | nS   |
| Byte Load Cycle Time            | TBLC   | 0.22 | -    | 200  | μS   |
| Byte Load Cycle Time-out        | TBLCO  | 300  | -    | -    | μS   |

Note: All AC timing signals observe the following guidelines for determining setup and hold times: (a) High level signal's reference level is VIH and (b) low level signal's reference level is VIL.



## **Data Polling and Toggle Bit Timing Parameters**

| PARAMETER                       | SYM. | W29C011A-15 |      | UNIT |
|---------------------------------|------|-------------|------|------|
|                                 |      | MIN.        | MAX. |      |
| OE to Data Polling Output Delay | ТОЕР | -           | 70   | nS   |
| CE to Data Polling Output Delay | ТСЕР | -           | 150  | nS   |
| OE to Toggle Bit Output Delay   | Тоет | -           | 70   | nS   |
| CE to Toggle Bit Output Delay   | Тсет | -           | 150  | nS   |

## **TIMING WAVEFORMS**

# **Read Cycle Timing Diagram**





Timing Waveforms, continued

## **Page Write Timing Diagram**



Notes: Refer to "  $\overline{\text{CE}}$  (  $\overline{\text{WE}}$  ) Controlled Write Cycle Timing Diagram" for a detailed timing diagram.

## **WE** Controlled Write Cycle Timing Diagram





Timing Waveforms, continued

## **CE** Controlled Write Cycle Timing Diagram



# **DATA** Polling Timing Diagram





Timing Waveforms, continued

## **Toggle Bit Timing Diagram**



## **5 Volt-Only Software Chip Erase Timing Diagram**





## **ORDERING INFORMATION**

| PART NO.     | ACCESS TIME (nS) | POWER SUPPLY<br>CURRENT MAX. (mA) | STANDBY VDD<br>CURRENT MAX. (mA) | PACKAGE     |
|--------------|------------------|-----------------------------------|----------------------------------|-------------|
| W29C011A-15  | 150              | 50                                | 100                              | 600 mil DIP |
| W29C011AS-15 | 150              | 50                                | 100                              | 450 mil SOP |
| W29C011AP-15 | 150              | 50                                | 100                              | 32-pin PLCC |

#### Notes:

- 1. Winbond reserves the right to make changes to its products without prior notice.
- 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure.



#### PACKAGE DIMENSIONS

#### 32-pin P-DIP



#### 32-pin SO Wide Body



- 17 -



Package Dimensions, continued

## 32-pin PLCC



#### **VERSION HISTORY**

| VERSION | DATE      | PAGE | DESCRIPTION    |
|---------|-----------|------|----------------|
| A1      | Dec. 1997 |      | Initial Issued |





#### Headquarters

No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5796096 http://www.winbond.com.tw/

**Taipei Office** 

11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-7190505 FAX: 886-2-7197502

Voice & Fax-on-demand: 886-2-7197006

Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064

- 19 -

Winbond Electronics North America Corp.
Winbond Memory Lab.
Winbond Microelectronics Corp.
Winbond Systems Lab.
2727 N. First Street, San Jose,
CA 95134, U.S.A.
TEL: 408-9436666
FAX: 408-5441798

Note: All data and specifications are subject to change without notice.

Publication Release Date: December 1997 Revision A1