# TLE4253

Low Dropout Voltage Tracking Regulator

**Automotive Power** 





# Low Dropout Voltage Tracking Regulator TLE4253

**TLE4253GS** 





### 1 Overview

#### **Features**

- Tight output tracking tolerance to reference
- Output voltage adjust down to 2.0 V
- Stable with ceramic output capacitor
- Flexibility of output voltage adjust higher or lower than reference, proportional to the reference voltage
- · 250 mA output current capability
- Low dropout voltage
- Combined tracking / enable input
- · Very low current consumption in OFF mode
- PG-DSO-8 packages with lowest thermal resistance
- Wide input voltage range -42 V  $\leq V_1 \leq$  45 V
- Wide temperature range: -40 °C ≤ T<sub>i</sub> ≤ 150 °C
- Output protected against short circuit to GND and battery
- · Overtemperature protection
- · Reverse polarity proof
- · Suitable for use in automotive electronics
- Green Product (RoHS compliant)
- AEC Qualified



PG-DSO-8



PG-DSO-8 exposed pad

#### **Functional Description**

The TLE4253 is a monolithic integrated low-dropout voltage tracking regulator in small PG-DSO-8 packages. The exposed pad (EP) package variant PG-DSO-8 exposed pad offers extremely low thermal resistance. The IC is designed to supply off-board systems, e. g. sensors in engine management systems under the severe conditions of automotive applications. Therefore, the IC is equipped with additional protection functions against reverse polarity and short circuit to GND and battery.

With supply voltages up to 40 V, the output voltage follows a reference voltage applied at the adjust input with high accuracy. The reference voltage applied directly to the adjust input or by an e. g. external resistor divider can be 2.0 V at minimum.

The output is able to drive loads up to 250 mA at minimum while the device follows the e. g. 5 V output of a main voltage regulator acting as reference with high accuracy.

The TLE4253 tracker can be set into shutdown mode in order to reduce the quiescent current to an extremly low value. This makes the IC suitable to low power battery applications.

| Туре      | Package              | Marking |
|-----------|----------------------|---------|
| TLE4253GS | PG-DSO-8             | 4253    |
| TLE4253E  | PG-DSO-8 exposed pad | 4253E   |

Data Sheet 2 Rev. 1.2, 2009-11-09



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment



Figure 2 Pin Configuration and Block Diagram

## 3.2 Pin Definitions and Functions

| Pin        | Symbol | Function                                                                                                                                                                                                                                                                                                                                                        |
|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | Q      | Tracker Output.  Block to GND with a capacitor close to the IC terminals, respecting capacitance and ESR requirements given in the table "Functional Range".                                                                                                                                                                                                    |
| 2, 3, 6, 7 | GND    | Ground reference (version TLE4253GS only). Interconnect the pins on PCB. Connect to heatsink area.                                                                                                                                                                                                                                                              |
| 6          | GND    | Ground (version TLE4253E only). Connect to exposed pad.                                                                                                                                                                                                                                                                                                         |
| 2, 3, 7    | n. c.  | Not connected (version TLE4253E only). Connect to GND externally.                                                                                                                                                                                                                                                                                               |
| 4          | FB     | Feedback input for tracker.  Non inverting input of the internal error amplifier to control the output voltage.  Connect this pin directly to the output pin in order to obtain lower or equal output voltages with respect to the reference voltage and connect a voltage divider for higher output voltages than the reference (see application information). |
| 5          | EN/ADJ | Adjust / Enable.  Connect the reference to this pin. The active high signal of the reference turns on the device, with active low the tracker is disabled. The reference voltage can be connected directly or by a voltage divider for lower output voltages (see application information).                                                                     |
| 8          | I      | Input. IC supply. For compensating line influences, a capacitor close to the IC terminals is recommended.                                                                                                                                                                                                                                                       |
| _          | EP     | Exposed pad (version TLE4253E only).  Attach the exposed pad on package bottom to the heatsink area on circuit board.  Connect to GND.                                                                                                                                                                                                                          |



**General Product Characteristics** 

# 4 General Product Characteristics

# 4.1 Absolute Maximum Ratings

### Absolute Maximum Ratings 1)

-40 °C  $\leq T_{\rm i} \leq$  150 °C; all voltages with respect to ground (unless otherwise specified).

| Pos.    | Parameter             | Symbol                 | Lin  | nit Values | Unit | Conditions        |  |
|---------|-----------------------|------------------------|------|------------|------|-------------------|--|
|         |                       |                        | Min. | Max.       |      |                   |  |
| Voltage | es                    | ,                      |      |            | •    |                   |  |
| 4.1.1   | Input voltage         | $V_1$                  | -42  | 45         | V    | _                 |  |
| 4.1.2   | Output voltage        | $V_{Q}$                | -2   | 45         | V    | _                 |  |
| 4.1.3   | Adjust / Enable Input | $V_{ADJ/EN}$           | -42  | 45         | V    | _                 |  |
| 4.1.4   | Feedback Input        | $V_{FB}$               | -42  | 45         | V    | _                 |  |
| Tempe   | rature                |                        | -    |            |      | <u> </u>          |  |
| 4.1.5   | Junction Temperature  | $T_{\rm j}$            | -40  | 150        | °C   | _                 |  |
| 4.1.6   | Storage Temperature   | $T_{\mathrm{stg}}$     | -50  | 150        | °C   | _                 |  |
| ESD Ra  | ating                 |                        |      |            |      |                   |  |
| 4.1.7   | ESD Susceptibility    | $V_{\mathrm{ESD,HBM}}$ | -4   | 4          | kV   | HBM <sup>2)</sup> |  |
| 4.1.8   |                       | $V_{ESD,CDM}$          | -1   | 1          | kV   | CDM <sup>3)</sup> |  |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility Human Body Model "HBM" according to EIA/JESD 22-A 114B.

<sup>3)</sup> ESD susceptibility Charged Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1.



#### **General Product Characteristics**

# 4.2 Functional Range

| Pos.  | Parameter                                              | Symbol            | Lim  | it Values | Unit | Conditions                  |  |
|-------|--------------------------------------------------------|-------------------|------|-----------|------|-----------------------------|--|
|       |                                                        |                   | Min. | Max.      |      |                             |  |
| 4.2.1 | Input Voltage                                          | $V_1$             | 3.5  | 40        | V    | $V_{I} \geq V_{Q} + V_{dr}$ |  |
| 4.2.1 | Adjust / Enable Input Voltage (Voltage Tracking Range) | $V_{ADJ/EN}$      | 2.0  | _         | V    | -                           |  |
| 4.2.2 | Junction Temperature                                   | $T_{i}$           | -40  | 150       | °C   | _                           |  |
| 4.2.3 | Output Capacitor Requirements                          | $C_{Q}$           | 10   |           | μF   | _1)                         |  |
| 4.2.4 |                                                        | ESR <sub>CQ</sub> | _    | 5         | Ω    | _2)                         |  |

<sup>1)</sup> The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

| Pos.  | Parameter                   | Symbol      |      | Limit Va | lue  | Unit | Conditions                                          |  |
|-------|-----------------------------|-------------|------|----------|------|------|-----------------------------------------------------|--|
|       |                             |             | Min. | Тур.     | Max. |      |                                                     |  |
| PG-DS | O-8:                        |             |      |          |      |      |                                                     |  |
| 4.3.1 | Junction to Soldering Point | $R_{thJSP}$ | _    | 39       | _    | K/W  | Pins 2 - 3 and 6 - 7 fixed to <i>T</i> <sub>A</sub> |  |
| 4.3.2 | Junction to Ambient         | $R_{thJA}$  | _    | 150      | _    | K/W  | Footprint only 1)                                   |  |
| 4.3.3 |                             |             | _    | 91       | _    | K/W  | 300 mm <sup>2</sup> PCB heatsink area <sup>1)</sup> |  |
| 4.3.4 |                             |             | _    | 81       | _    | K/W  | 600 mm <sup>2</sup> PCB heatsink area <sup>1)</sup> |  |
| 4.3.5 |                             |             | _    | 65       | _    | K/W  | 2s2p board <sup>2)</sup>                            |  |

#### PG-DSO-8 exposed pad:

| 4.3.6  | Junction to Case Bottom | $R_{thJC}$ | _ | 9   | _ | K/W | Measured to exposed bottom pad                      |
|--------|-------------------------|------------|---|-----|---|-----|-----------------------------------------------------|
| 4.3.7  | Junction to Ambient     | $R_{thJA}$ | _ | 169 | _ | K/W | Footprint only 1)                                   |
| 4.3.8  |                         |            | _ | 64  | _ | K/W | 300 mm <sup>2</sup> PCB heatsink area <sup>1)</sup> |
| 4.3.9  |                         |            | _ | 55  | _ | K/W | 600 mm <sup>2</sup> PCB heatsink area <sup>1)</sup> |
| 4.3.10 |                         |            | _ | 49  | _ | K/W | 2s2p board <sup>2)</sup>                            |

<sup>1)</sup> Package mounted on PCB FR4;  $80 \times 80 \times 1.5$  mm;  $35 \mu m$  Cu,  $5 \mu m$  Sn; horizontal position; zero airflow. Not subject to production test; specified by design.

<sup>2)</sup> relevant ESR value at f = 10 kHz.

<sup>2)</sup> Specified  $R_{\text{thJA}}$  value is according to JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (chip+package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the package contacted the first inner copper layer.



### 5 Electrical Characteristics

### 5.1 Tracking Regulator

The output voltage  $V_{\rm Q}$  is controlled by comparing it to the voltage applied at pin ADJ/EN and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table "Functional Range" have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor  $ESR_{\rm CQ}$  vs. Output Current  $I_{\rm Q}$ ". Also, the output capacitor shall be sized to buffer load transients.

An input capacitor  $C_{\rm I}$  is strongly recommended to buffer line influences. Connect the capacitors close to the IC terminals.

Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at high input voltages.

An overtemperature protection circuit prevents the IC from immediate destruction under fault conditions (e. g. output continuously short-circuited to GND) by reducing the output current. A thermal balance below 200 °C junction temperature is established. Please note that a junction temperature above 150 °C is outside the maximum ratings and reduces the IC lifetime.

The TLE4253 allows a negative supply voltage. However, several small currents are flowing into the IC. For details see electrical characteristics table and typical performance graph. The thermal protection circuit is not operating during reverse polarity condition.

Table 1 Electrical Characteristics Tracking Regulator

 $V_{\rm I}$  = 13.5 V;  $V_{\rm ADJ/EN} \ge$  2.0 V;  $V_{\rm FB}$  =  $V_{\rm Q}$ ; -40 °C  $\le T_{\rm j} \le$  150 °C; all voltages with respect to ground (unless otherwise specified).

| Pos.  | Parameter                                       | Symbol                            | Limit Values |      |      | Unit | Test Condition                                                                                                          |
|-------|-------------------------------------------------|-----------------------------------|--------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------|
|       |                                                 |                                   | Min.         | Тур. | Max. |      |                                                                                                                         |
| 5.1.1 | Output Voltage Tracking Accuracy                | $\Delta V_{Q}$                    | -5           | _    | 5    | mV   | $I_{\rm Q}$ = 30 mA;<br>$V_{\rm ADJ/EN}$ = 5 V                                                                          |
| 5.1.2 | $\Delta V_{\rm Q} = V_{\rm EN/ADJ} - V_{\rm Q}$ |                                   | -10          | _    | 10   | mV   | 0.1 mA $\leq I_{\rm Q} \leq$ 200 mA;<br>3.5 V $\leq V_{\rm I} \leq$ 32 V<br>$V_{\rm ADJ/EN}$ = 2 V                      |
| 5.1.3 |                                                 |                                   | -15          | _    | 15   | mV   | 0.1 mA $\leq I_{\rm Q} \leq$ 250 mA;<br>9 V $\leq V_{\rm I} \leq$ 32 V<br>$V_{\rm ADJ/EN}$ = 5 V                        |
| 5.1.4 | Load Regulation steady-state                    | $ \mathrm{d}V_{\mathrm{Q,load}} $ | -            | _    | 10   | mV   | $I_{\rm Q}$ = 0.1 mA to 200 mA;<br>$V_{\rm ADJ/EN}$ = 5 V                                                               |
| 5.1.5 | Line Regulation steady-state                    | $ \mathrm{d}V_{\mathrm{Q,line}} $ | _            | _    | 10   | mV   | $V_{\rm I}$ = 6 V to 32 V;<br>$I_{\rm Q}$ = 10 mA<br>$V_{\rm ADJ/EN}$ = 5 V                                             |
| 5.1.6 | Power Supply Ripple<br>Rejection                | PSRR                              | 60           | -    | _    | dB   | $f_{\text{ripple}}$ = 100 Hz;<br>$V_{\text{ripple}}$ = 1 Vpp<br>$C_{\text{Q}}$ = 10 $\mu$ F, ceramic type <sup>1)</sup> |



# Table 1 Electrical Characteristics Tracking Regulator

 $V_{\rm I}$  = 13.5 V;  $V_{\rm ADJ/EN}$   $\geq$  2.0 V;  $V_{\rm FB}$  =  $V_{\rm Q}$ ; -40 °C  $\leq$   $T_{\rm j}$   $\leq$  150 °C; all voltages with respect to ground (unless otherwise specified).

| Pos.   | Parameter                                 | Symbol        | Limit Values |      |      | Unit | Test Condition                                                                    |  |
|--------|-------------------------------------------|---------------|--------------|------|------|------|-----------------------------------------------------------------------------------|--|
|        |                                           |               | Min.         | Тур. | Max. |      |                                                                                   |  |
| 5.1.7  | Dropout Voltage $V_{dr} = V_{I} - V_{Q}$  | $V_{dr}$      | _            | 280  | 600  | mV   | $I_{\rm Q}$ = 200 mA <sup>2)</sup>                                                |  |
| 5.1.8  | Output Current Limitation                 | $I_{Q,max}$   | 251          | 400  | 600  | mA   | $V_{\rm Q}$ = ( $V_{\rm ADJ}$ - 0.1 V);<br>$V_{\rm ADJ/EN}$ = 5 V                 |  |
| 5.1.9  | Reverse Current                           | $I_{Q}$       | -10          | -5.5 | _    | mA   | $V_{\rm I}$ = 0 V;<br>$V_{\rm Q}$ = 16 V;<br>$V_{\rm ADJ/EN}$ = 5 V               |  |
| 5.1.10 | Reverse Current at Negative Input Voltage | $I_{I}$       | -5           | -2   | _    | mA   | $V_{\rm I}$ = -16 V;<br>$V_{\rm Q}$ = 0 V;<br>$V_{\rm ADJ/EN}$ = 5 V              |  |
| Feedba | ack Input FB:                             | +             |              | 1    | - 1  |      | -                                                                                 |  |
| 5.1.11 | Feedback Input Biasing<br>Current         | $I_{FB}$      |              | 0.1  | 0.5  | μΑ   | V <sub>FB</sub> = 5 V                                                             |  |
| Overte | mperature Protection:                     |               |              |      |      |      | 1                                                                                 |  |
| 5.1.12 | Junction Temperature<br>Equilibrium       | $T_{ m j,eq}$ | 151          | -    | 200  | °C   | $T_{\rm j}$ increasing due to power dissipation generated by the IC <sup>1)</sup> |  |

<sup>1)</sup> Parameter not subject to production test; specified by design.

<sup>2)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from its nominal value.



### **Typical Performance Characteristics Tracking Regulator**

 $V_{\rm ADJ/EN}$  = 5 V;  $V_{\rm FB}$  =  $V_{\rm Q}$  (unless otherwise noted)

# Output Voltage $V_{\mathrm{Q}}$ vs. Adjust Voltage $V_{\mathrm{ADJ}}$



# Output Current Limitation $I_{\rm Q,max}$ vs. Input Voltage $V_{\rm I}$



# Output Voltage $V_{\rm Q}$ vs. Input Voltage $V_{\rm I}$



# Output Current Limitation $I_{\rm Q,max}$ vs. Output Voltage $V_{\rm Q}$





### **Typical Performance Characteristics Tracking Regulator**

 $V_{\rm ADJ/EN}$  = 5 V;  $V_{\rm FB}$  =  $V_{\rm Q}$  (unless otherwise noted)

# Output Capacitor Series Resistor $ESR_{\rm CQ}$ vs. Output Current $I_{\rm O}$



# Power Supply Ripple Rejection *PSRR*



# Output Capacitor Series Resistor $ESR_{\rm CQ}$ vs. Output Current $I_{\rm O}$



# Line Regulation d $V_{ m Q,line}$ vs. Input Voltage Change d $V_{ m I}$





### **Typical Performance Characteristics Tracking Regulator**

 $V_{\rm ADJ/EN}$  = 5 V;  $V_{\rm FB}$  =  $V_{\rm Q}$  (unless otherwise noted)

# Load Regulation d $V_{ m Q,line}$ vs. Output Current Change d $I_{ m Q}$



# Tracking Accuracy $\Delta V_{\rm Q}$ vs. Junction Temperature $T_{\rm i}$



## **Line Transient Response**



#### **Load Transient Response**





### **Typical Performance Characteristics Tracking Regulator**

 $V_{\rm ADJ/EN}$  = 5 V;  $V_{\rm FB}$  =  $V_{\rm Q}$  (unless otherwise noted)

# Dropout Voltage $V_{\mathrm{dr}}$ vs. Output Current $I_{\mathrm{O}}$



# Dropout Voltage $V_{\rm dr}$ vs. Junction Temperature $T_{\rm i}$



# Reverse Current $I_{\rm I}$ vs. Input Voltage $V_{\rm I}$



# Reverse Output Current $I_{\rm Q}$ vs. Output Voltage $V_{\rm Q}$





# 5.2 Current Consumption

# Table 2 Electrical Characteristics Current Consumption

 $V_{\rm I}$  = 13.5 V;  $V_{\rm ADJ/EN}$   $\geq$  2.0 V;  $V_{\rm FB}$  =  $V_{\rm Q}$ ; -40 °C  $\leq$   $T_{\rm j}$   $\leq$  150 °C; all voltages with respect to ground (unless otherwise specified).

| Pos.  | Parameter                                             | Symbol      | L    | imit Val | ues  | Unit | Conditions                                                                                               |
|-------|-------------------------------------------------------|-------------|------|----------|------|------|----------------------------------------------------------------------------------------------------------|
|       |                                                       |             | Min. | Тур.     | Max. |      |                                                                                                          |
| 5.2.1 | Quiescent Current<br>Stand-by Mode                    | $I_{ m q1}$ | _    | 0        | 2    | μA   | $V_{\rm Q}$ = 0 V;<br>$V_{\rm ADJ/EN} \le$ 0.4 V;<br>$T_{\rm j} \le$ 85 °C                               |
| 5.2.2 | Current Consumption $I_{q} = I_{l} - I_{Q}$           | $I_{	t q2}$ | _    | 120      | 150  | μA   | $I_{\rm Q} \le 100 \ \mu \rm A;$<br>$V_{\rm ADJ/EN} = 5 \ \rm V;$<br>$T_{\rm i} \le 85 \ ^{\circ} \rm C$ |
| 5.2.3 |                                                       |             | -    | 7        | 15   | mA   | $I_{\rm Q} \le$ 200 mA;<br>$V_{\rm ADJ/EN}$ = 5 V                                                        |
| 5.2.4 | Current Consumption Dropout Region; $I_q = I_l - I_Q$ | $I_{q3}$    | -    | 1        | 3    | mA   | $V_{\text{ADJ}} = V_{\text{I}} = 5 \text{ V};$<br>$I_{\text{Q}} = 0 \text{ mA}$                          |



## **Typical Performance Characteristics Tracking Regulator**

 $V_{\rm ADJ/EN}$  = 5 V;  $V_{\rm FB}$  =  $V_{\rm Q}$  (unless otherwise noted)

# Current Consumption $I_{\rm q2}$ vs. Junction Temperature $T_{\rm j}$



# Current Consumption $I_{\rm q}$ vs. Output Current $I_{\rm Q}$



# Current Consumption $I_q$ vs. Input Voltage V.



# Quiescent Current $I_{q1}$ vs. Junction Temperature $T_{\rm j}$





# 5.3 Adjust / Enable Input

In order to reduce the quiescent current to a minimum, the TLE4253 can be switched to stand-by mode by setting the adjust/enable input "ADJ/EN" to "low".

In case the pin "ADJ/EN is left open, an internal pull-down resistor keeps the voltage at the pin low and therefore ensures that the regulator is switched off.

Table 3 Electrical Characteristics Adjust / Enable

 $V_{\rm I}$  = 13.5 V;  $V_{\rm ADJ/EN}$   $\geq$  2.0 V;  $V_{\rm FB}$  =  $V_{\rm Q}$ ; -40 °C  $\leq$   $T_{\rm j}$   $\leq$  150 °C; all voltages with respect to ground (unless otherwise specified).

| Pos.  | Parameter                                                 | Symbol                | L    | imit Val | ues  | Unit | <b>Test Condition</b>                                                              |
|-------|-----------------------------------------------------------|-----------------------|------|----------|------|------|------------------------------------------------------------------------------------|
|       |                                                           |                       | Min. | Тур.     | Max. |      |                                                                                    |
| 5.3.1 | Adjust / Enable<br>Low Signal Valid                       | $V_{ m ADJ/EN,low}$   | _    | _        | 0.4  | V    | $V_{\rm Q}$ = 0 V;<br>$I_{\rm I}$ < 2 $\mu$ A;<br>$T_{\rm i}$ ≤ 85 °C              |
| 5.3.2 | Adjust / Enable<br>High Signal Valid<br>(Tracking Region) | $V_{ m ADJ/EN,high}$  | 2    | _        | _    | V    | $V_{\rm Q}$ settled: $ V_{\rm Q}$ - $V_{\rm ADJ/EN} $ < 10 mV; $I_{\rm Q}$ = 10 mA |
| 5.3.3 | Adjust / Enable<br>Input Current                          | $I_{\mathrm{ADJ/EN}}$ | -    | 3.8      | 5.5  | μΑ   | $V_{\rm ADJ/EN}$ = 5 V;                                                            |
| 5.3.4 | Adjust / Enable internal pull-down resistor               | $R_{	ext{ADJ/EN}}$    | 1    | 1.5      | 2    | ΜΩ   |                                                                                    |

#### **Typical Performance Characteristics Tracking Regulator**

 $V_{\mathrm{ADJ/EN}}$  = 5 V;  $V_{\mathrm{FB}}$  =  $V_{\mathrm{Q}}$  (unless otherwise noted)

#### **Startup Sequence**





**Application Information** 

# 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

The application circuits shown are simplified examples. The function must be verified in the real application.



Figure 3 Application circuit: Output voltage  $V_{\rm Q}$  equal to reference voltage  $V_{\rm REF}$ 

Figure 3 shows the typical schematic for applications where the tracker output voltage equals the reference voltage  $V_{\rm REF}$  applied to the pin "EN/ADJ". The pin "FB" is connected directly to the output. The reference voltage is directly applied "EN/ADJ".



#### **Application Information**



Figure 4 Application circuit: Output voltage  $V_{\mathsf{Q}}$  lower than reference voltage  $V_{\mathsf{REF}}$ 

In order to obtain a lower output voltage  $V_{\rm Q}$  at the tracker output than the reference voltage  $V_{\rm REF}$ , a voltage divider according to Figure 4 has to be used. The output voltage  $V_{\rm Q}$  then calculates:

$$V_{Q} = V_{REF} \cdot \left(\frac{R2_{ADJ}}{R1_{ADJ} + R2_{ADJ}}\right)$$

With a given reference voltage  $V_{\rm REF}$ , the desired output voltage  $V_{\rm Q}$  and the resistor value  $RI_{\rm ADJ}$ , the resistor value for  $R2_{\rm ADJ}$  is given by:

$$R2_{ADJ} = R1_{ADJ} \cdot \left(\frac{V_Q}{V_{REF} - V_Q}\right)$$

Taking into consideration also the effect of the internal EN/ADJ pull-down resistor, the external resistor divider's  $R2_{ADJ}$  has to be selected to:

$$R2_{\mathrm{ADJ,select}} = \left(\frac{R2_{\mathrm{ADJ}} \cdot R_{\mathrm{PullDown,min}}}{R_{\mathrm{PullDown,min}} - R2_{\mathrm{ADJ}}}\right)$$



#### **Application Information**



Figure 5 Application circuit: Output voltage  $V_{\mathrm{Q}}$  higher than reference voltage  $V_{\mathrm{REF}}$ 

For output voltages higher than the reference voltage, the voltage divider has to be applied between the feedback and the output according to Figure 5. The equation for the output voltage with respect to the reference voltage is given by:

$$V_{Q} = V_{REF} \cdot \left(\frac{R1_{FB} + R2_{FB}}{R2_{FB}}\right)$$

Keep in mind that the input voltage has to be at minimum equal to the output voltage plus the dropout voltage of the regulator.

With a given reference voltage  $V_{\rm REF}$ , the desired output voltage  $V_{\rm Q}$  and the resistor value  $RI_{\rm FB}$ , the resistor value for  $R2_{\rm FB}$  is given by:

$$R2_{FB} = R1_{FB} \cdot \left(\frac{V_{REF}}{V_{O} - V_{REF}}\right)$$



**Package Outlines** 

# 7 Package Outlines



Figure 6 Outline and Footprint PG-DSO-8

### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Package Outlines** 



Figure 7 Outline and footprint PG-DSO-8 exposed pad (exposed pad)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

# 8 Revision History

| Revision | Date                                                                                                 | Changes                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|----------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1.2      | 2009-11-09 Updated Version Data Sheet, version TLE4253E in PG-DSO-8 exposed p                        |                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|          |                                                                                                      | related description added:                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Overview" on Page 2 picture for package PG-DSO-8 updated                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Features" on Page 2 "package" replaced by "packages"                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Functional Description" on Page 2 "a small PG-DSO-8 package" replaced by "small PG-DSO-8 packages"; "The exposed pad (EP) package variant PG-DSO-8 exposed pad offers extremely low thermal resistance." added; "suits" replaces by "makes" |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Pin Assignment" on Page 4, package PG-DSO-8 exposed pad added                                                                                                                                                                               |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Pin Definitions and Functions" on Page 4 all definition for package PG-DSO-8 exposed pad added                                                                                                                                              |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Thermal Resistance" on Page 6 all values for package PG-DSO-8 exposed pad added (Item 4.3.6 - Item 4.3.10)                                                                                                                                  |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Adjust / Enable Input" on Page 15 typo corrected: "resistors" replaced by "resistor"                                                                                                                                                        |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Package Outlines" on Page 19 package PG-DSO-8 exposed pad added                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 1.1      | 2008-08-19                                                                                           | Updated Version Final Datasheet for TLE4253GS:                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|          |                                                                                                      | "Package Outlines" on Page 19 updated;                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|          |                                                                                                      | In "Typical Performance Characteristics Tracking Regulator" on Page 14 Graph "Current Consumption Iq vs. Input VoltageVI" on Page 14 added                                                                                                      |  |  |  |  |  |  |  |  |
| 1.0      | 2007-07-10                                                                                           | Initial Final Datasheet for TLE4253GS.                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|          | <ul> <li>For the TLE4253ES (exposed pad) product variant, please refer to t<br/>datasheet</li> </ul> |                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| 0.41     | 2006-01-27                                                                                           | Target Datasheet                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |

Edition 2009-11-09

Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.