# Octal 3-State Inverting Bus Transceiver

# **High-Performance Silicon-Gate CMOS**

The SL74HC640 is identical in pinout to the LS/ALS640. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs.

The SL74HC640 is a 3state transceiver that is used for 2-way asynchronous communication between data buses. The device has an active-low Output Enable pin, which is used to place the I/O ports into high-impedance states. The Direction control determines whether data flows from A to B or from B to A.

- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices



## LOGIC DIAGRAM



PIN  $20=V_{CC}$ PIN 10=GND

#### PIN ASSIGNMENT

| DIRECTION | 1• | 70 þ       | $\nabla$ cc |
|-----------|----|------------|-------------|
| AI I      | 2  | 19         | TIPULIO     |
| A2 [      | 3  | ıχþ        | Bı          |
| A3 [      | 4  | 17 🗓       | H2          |
| A4 [      | 5  | 16 🏻       | RS          |
| A: [      | 4  | ון גו      | H4          |
| A ś       | 7  | r þ.       | R5          |
| A7 [      | x  | 1.3        | N6          |
| AS I      | 9  | 12 🗓       | B?          |
| GAD [     | ■I | <u></u> .þ | ПX          |
|           |    |            |             |

#### **FUNCTION TABLE**

| Control Inputs   |           |                                                       |
|------------------|-----------|-------------------------------------------------------|
| Output<br>Enable | Direction | Operation                                             |
| L                | L         | Data Transmitted<br>from Bus B to Bus<br>A (inverted) |
| L                | Н         | Data Transmitted<br>from Bus A to Bus<br>B (inverted) |
| Н                | X         | Buses Isolated<br>(High Impedance<br>State)           |

X = don't care

## **MAXIMUM RATINGS**\*

| Symbol           | Parameter                                                                     | Value                    | Unit |
|------------------|-------------------------------------------------------------------------------|--------------------------|------|
| $V_{CC}$         | DC Supply Voltage (Referenced to GND)                                         | -0.5 to +7.0             | V    |
| $V_{\rm IN}$     | DC Input Voltage (Referenced to GND)                                          | -1.5 to $V_{CC}$ +1.5    | V    |
| $V_{OUT}$        | DC Output Voltage (Referenced to GND)                                         | $-0.5$ to $V_{CC} + 0.5$ | V    |
| $I_{IN}$         | DC Input Current, per Pin                                                     | ±20                      | mA   |
| $I_{OUT}$        | DC Output Current, per Pin                                                    | ±35                      | mA   |
| $I_{CC}$         | DC Supply Current, V <sub>CC</sub> and GND Pins                               | ±75                      | mA   |
| $P_{\mathrm{D}}$ | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+                 | 750<br>500               | mW   |
| Tstg             | Storage Temperature                                                           | -65 to +150              | °C   |
| $T_{\rm L}$      | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) | 260                      | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

SOIC Package: : - 7 mW/°C from 65° to 125°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                                                                         |             | Max                | Unit |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|--------------------|------|
| $V_{CC}$                        | DC Supply Voltage (Referenced to GND)                                                                             |             | 6.0                | V    |
| $V_{\rm IN}, V_{\rm OUT}$       | DC Input Voltage, Output Voltage (Referenced to GND)                                                              |             | $V_{CC}$           | V    |
| $T_{A}$                         | Operating Temperature, All Package Types                                                                          |             | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) $V_{CC} = 2.0 \text{ V} $ $V_{CC} = 4.5 \text{ V} $ $V_{CC} = 6.0 \text{ V} $ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus.

<sup>+</sup>Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                   |                                                      |                                                                                                                                                                                  | $V_{CC}$          | Guaranteed Limit     |                    |                    |      |
|-------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|--------------------|--------------------|------|
| Symbol            | Parameter                                            | Test Conditions                                                                                                                                                                  | V                 | 25 °C<br>to<br>-55°C | ≤85<br>°C          | ≤125<br>°C         | Unit |
| V <sub>IH</sub>   | Minimum High-Level<br>Input Voltage                  | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT}  \le 20 \mu A$                                                                                                                     | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| $V_{\rm IL}$      | Maximum Low -Level Input Voltage                     | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT}  \le 20 \mu\text{A}$                                                                                                               | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2    | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| $V_{\mathrm{OH}}$ | Minimum High-Level<br>Output Voltage                 | $ \begin{aligned} &V_{\rm IN} {=} V_{\rm IH} \text{ or } V_{\rm IL} \\ &\mid I_{\rm OUT} \mid \leq 20 \ \mu A \end{aligned} $                                                    | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                   |                                                      | $V_{\rm IN} = V_{\rm IH}$ or $V_{\rm IL}$<br>$\mid I_{\rm OUT} \mid \le 6.0 \text{ mA}$<br>$\mid I_{\rm OUT} \mid \le 7.8 \text{ mA}$                                            | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34       | 3.7<br>5.2         |      |
| $V_{OL}$          | Maximum Low-Level<br>Output Voltage                  | $V_{\rm IN} = V_{\rm IL} \text{ or } V_{\rm IH}$<br>$  I_{\rm OUT}   \le 20 \mu\text{A}$                                                                                         | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                   |                                                      | $\begin{aligned} & V_{\rm IN} {=} & V_{\rm IL} \text{ or } V_{\rm IH} \\ & \mid I_{\rm OUT} \mid \le 6.0 \text{ mA} \\ & \mid I_{\rm OUT} \mid \le 7.8 \text{ mA} \end{aligned}$ | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33       | 0.4<br>0.4         |      |
| $I_{\rm IN}$      | Maximum Input<br>Leakage Current                     | V <sub>IN</sub> =V <sub>CC</sub> or GND, Pin 1 or 19                                                                                                                             | 6.0               | ±0.1                 | ±1.0               | ±1.0               | μΑ   |
| $I_{OZ}$          | Maximum Three-State<br>Leakage Current               | Output in High-Impedance State $V_{IN} = V_{IL} \text{ or } V_{IH} $ $V_{OUT} = V_{CC} \text{ or GND}$                                                                           | 6.0               | ±0.5                 | ±5.0               | ±10                | μА   |
| $I_{CC}$          | Maximum Quiescent<br>Supply Current<br>(per Package) | $V_{\rm IN} = V_{\rm CC}$ or GND $I_{\rm OUT} = 0 \mu A$                                                                                                                         | 6.0               | 4.0                  | 40                 | 160                | μА   |

## $\textbf{AC ELECTRICAL CHARACTERISTICS}(C_L = 50 \text{pF}, Input \ t_r = t_f = 6.0 \ \text{ns})$

|                            |                                                                                    | $V_{CC}$          | Guaranteed Limit  |                 |                 |      |
|----------------------------|------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-----------------|------|
| Symbol                     | Parameter                                                                          | V                 | 25 °C to<br>-55°C | ≤85°C           | ≤125°C          | Unit |
| $t_{\rm PLH}, t_{\rm PHL}$ | Maximum Propagation Delay, A to B , B to A (Figures 1 and 3)                       | 2.0<br>4.5<br>6.0 | 75<br>15<br>13    | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| $t_{PLZ}, t_{PHZ}$         | Maximum Propagation Delay , Direction or Output Enable to A or B (Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 110<br>22<br>19   | 140<br>28<br>24 | 165<br>33<br>28 | ns   |
| $t_{PZL}, t_{PZH}$         | Maximum Propagation Delay , Direction or Output Enable to A or B (Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 110<br>22<br>19   | 140<br>28<br>24 | 165<br>33<br>28 | ns   |
| $t_{TLH}, t_{THL}$         | Maximum Output Transition Time, Any Output (Figures 1 and 3)                       | 2.0<br>4.5<br>6.0 | 60<br>12<br>10    | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| $C_{IN}$                   | Maximum Input Capacitance (Pin 1 or Pin 19)                                        | -                 | 10                | 10              | 10              | pF   |
| $C_{OUT}$                  | Maximum Three-State I/O Capacitance (Output in High-Impedance State)               | -                 | 15                | 15              | 15              | pF   |

|          | Power Dissipation Capacitance (Per Transceiver Channel)                                                                | Typical @25°C,V <sub>CC</sub> =5.0 V |    |
|----------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----|
| $C_{PD}$ | Used to determine the no-load dynamic power consumption: $P_D \!\!=\!\! C_{PD} V_{CC}^{\ 2} f \!\!+\!\! I_{CC} V_{CC}$ | 40                                   | pF |



Figure 1. Switching Waveforms



Figure 2. Switching Waveforms







\*Includes all probe and jig capacitance.

Figure 3. Test Circuit

Figure 4. Test Circuit

### **EXPANDED LOGIC DIAGRAM**

