

# High Speed, Combi-Sense™, Synchronous Power MOSFET Driver for Mobile Applications

#### POWER MANAGEMENT

#### Description

The SC420 is a cost effective Dual MOSFET Driver, incorporating Semtech's patented Combi-Sense™ technology, designed for switching High and Low side Power MOSFETs in Step-down Switching regulators. A 20ns max propagation delay from input transition to the gate of the power FET's guarantees operation at high switching frequencies. Internal overlap protection circuit prevents shoot-through from Vin to GND in the main and synchronous MOSFETs.

High current drive capability (2A peak) allows fast switching, thus reducing switching losses at high (up to 1.5MHz) frequencies without causing thermal stress on the driver.

The high voltage CMOS process allows operation up to 27 Volts, making the SC420 suitable for adaptor powered applications. Under-voltage-lockout and over-temperature shutdown features are included for proper and safe operation. The SC420 is offered in a space saving MLP-12 package.

#### **Features**

- High efficiency
- Shutdown mode for increased power saving
- ◆ Tri-state capability
- Fast rise and fall times (15ns typical with 3000pF load)
- ◆ 5V gate drive
- ◆ Ultra-low (<20ns) propagation delay (BG going low)
- ◆ Adaptive and programmable non-overlapping gate drives provide shoot-through protection
- ◆ Floating top drive switches up to 27V
- High frequency (to 1.5 MHz) operation allows use of small inductors and low cost ceramic capacitors
- ◆ Under-voltage lockout
- ◆ Low quiescent current
- MLP packaging provides superior thermal performance in a small footprint

# **Applications**

- ◆ High efficiency portable and notebook computers
- ◆ Battery powered applications

# Conceptual Application Circuit



Figure 1



# Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter                                  | Symbol                | Conditions                           | Min   | Max       | Units |
|--------------------------------------------|-----------------------|--------------------------------------|-------|-----------|-------|
| VIN2 Supply Voltage                        | VIN2                  |                                      |       | 30        | V     |
| BST to PGND                                |                       |                                      |       | 40        | V     |
| BST to DRN                                 |                       |                                      |       | VIN + 2   | V     |
| DRN to PGND                                |                       | t <sub>PULSE</sub> <100ns            | - 5   | 34        | V     |
|                                            |                       | static                               | - 2   | 30        |       |
| TG                                         |                       |                                      | - 2   | BST + 0.3 | V     |
| BG                                         |                       |                                      | - 0.3 | VIN + 0.3 | V     |
| VPN to PGND                                | VPN                   |                                      |       | 30        | V     |
| VIN to PGND                                | VIN                   |                                      |       | 7         | V     |
| EN, CO, CDELAY                             |                       |                                      | - 0.3 | VIN + 0.3 | V     |
| Continuous Power Dissipation               | $P_{_{D}}$            | Tamb = 25 °C,T <sub>J</sub> = 125 °C |       | 0.66      | W     |
|                                            |                       | Tcase = 25 °C, $T_J$ = 125°C         |       | 2.56      |       |
| Thermal Resistance Junction to Case        | $\theta_{\sf JC}$     |                                      |       | 3         | °C/W  |
| Thermal Resistance Junction to Ambient (1) | $\theta_{\sf JA}$     |                                      |       | 48        | °C/W  |
| Operating Junction Temperature Range       | T <sub>J</sub>        |                                      | - 40  | 125       | °C    |
| Storange Temperature Range                 | T <sub>STG</sub>      |                                      | - 65  | 150       | °C    |
| Peak IR Reflow (10-40 sec)                 | T <sub>IRreflow</sub> |                                      |       | 240       | °C    |

#### Note:

- (1) Performance when used according to manufacturing guidelines, refer to Applications Information section for more information
- (2) Specification refers to application circuit in Figure 1

#### Electrical Characteristics

Unless specified:  $T_A = 25^{\circ}C$ ;  $V_{IN} = 5V$ ;  $0V \le V_{DRN} \le 25V$ 

| Parameter                             | Symbol           | Conditions         | Min  | Тур | Max | Units |  |  |  |
|---------------------------------------|------------------|--------------------|------|-----|-----|-------|--|--|--|
| Power Supply                          |                  |                    |      |     |     |       |  |  |  |
| Supply Voltage                        | VIN              |                    | 4.75 | 5   | 6   | V     |  |  |  |
|                                       | VIN2             |                    |      |     | 27  | V     |  |  |  |
| Quiescent Current, Operating (static) | IQ <sub>op</sub> | CO = 0V, EN > 2.2V |      | 2.3 |     | mA    |  |  |  |
| Quiescent Current, Tri-state          | IQ <sub>ts</sub> | CO floating        |      | 2.3 |     | mA    |  |  |  |
| Quiescent Current, Shutdown           | IQ <sub>sd</sub> | CO = 0V, EN = 0V   |      | 0.2 | 20  | μΑ    |  |  |  |

2



# Electrical Characteristics (Cont.)

Unless specified:  $T_A = 25^{\circ}C$ ;  $V_{IN} = 5V$ ;  $0V \le V_{DRN} \le 25V$ 

| Parameter                           | Symbol                |              | Conditions                 | Min | Тур | Max  | Units |  |  |
|-------------------------------------|-----------------------|--------------|----------------------------|-----|-----|------|-------|--|--|
| Under Voltage Lockout               |                       |              |                            |     |     |      |       |  |  |
| Start Threshold (ramping up)        | VIN                   |              |                            | 4.1 | 4.3 | 4.55 | V     |  |  |
| Hysteresis                          | Vhys                  |              |                            | 100 | 200 | 350  | mV    |  |  |
| Under-Voltage Lockout<br>Time Delay | Under-Voltage Lockout |              |                            |     |     |      |       |  |  |
| VIN ramping up (1)                  | tpdh <sub>UVLO</sub>  |              |                            |     | 2   |      | μs    |  |  |
| VIN ramping down (1)                | tpd <sub>LUVLO</sub>  |              |                            |     | 2   |      | μs    |  |  |
| EN                                  | •                     |              |                            | •   |     |      |       |  |  |
| High Level Input Voltage            | V <sub>IH</sub>       |              |                            | 2.0 |     |      | V     |  |  |
| Low Level Input Voltage             | V <sub>IL</sub>       |              |                            |     |     | 0.8  | V     |  |  |
| СО                                  | •                     | •            |                            |     | .!  |      |       |  |  |
| High Level Input Voltage            |                       |              |                            | 2.0 |     |      | V     |  |  |
| Low Level Input Voltage             |                       |              |                            |     |     | 0.8  | V     |  |  |
| Tri-state Level                     |                       |              | CO floating                | 1.0 |     | 1.9  | V     |  |  |
| Thermal Shutdown                    |                       |              |                            |     |     |      |       |  |  |
| Over Temperature Trip Point         | T <sub>OTP</sub>      |              |                            |     | 165 |      | °C    |  |  |
| Hysteresis (1)                      | T <sub>HYST</sub>     |              |                            |     | 10  |      | Ô     |  |  |
| High Side Driver (TG)               |                       |              |                            |     |     |      |       |  |  |
| Peak Output Current (1)             | I <sub>PKH</sub>      |              |                            |     | 1.3 |      | А     |  |  |
| Output Resistance                   | R <sub>SRC_TG</sub>   | I =<br>100mA | $V_{BST}$ - $V_{DRN} = 5V$ |     | 3.4 |      | Ω     |  |  |
|                                     | R <sub>SINK_TG</sub>  |              | $V_{BST}-V_{DRN} = 5V$     |     | 1.1 |      | 22    |  |  |
| Rise Time (1)                       | tr <sub>TG</sub>      | CL = 3nF     | $V_{BST} - V_{DRN} = 5V$   |     | 15  | 24   | ns    |  |  |
| Fall Time (1)                       | tf <sub>TG</sub>      |              |                            |     | 15  | 24   | ns    |  |  |



# Electrical Characteristics (Cont.)

Unless specified:  $T_A = 25^{\circ}C$ ;  $V_{IN} = 5V$ ;  $0V \le V_{DRN} \le 25V$ 

| Parameter                               | Symbol                | Conditions                     |                          | Min | Тур | Max | Units |  |
|-----------------------------------------|-----------------------|--------------------------------|--------------------------|-----|-----|-----|-------|--|
| Propagation Delay, TG Going<br>High (1) | tpdhTG                | CTG = 3nF,BG = 0V              |                          | 20  |     |     | ns    |  |
| Propagation Delay, TG Going Low (1)     | tpdlTG                | СТ                             | G = 3nF,DRN = 0V         | 15  |     |     | ns    |  |
| Low-Side Driver (BG)                    |                       |                                |                          | ·   |     |     |       |  |
| Peak Output Current (1)                 | I <sub>PKL</sub>      |                                |                          |     | 2.0 |     | А     |  |
| Output Resistance                       | R <sub>SRC_BG</sub>   |                                |                          |     | 3.4 |     | Ω     |  |
|                                         | R <sub>SINK_BG</sub>  | I = 100mA                      |                          |     | 0.9 |     |       |  |
| Rise Time (1)                           | tr <sub>BG</sub>      |                                | C <sub>BG</sub> = 3nF    |     | 15  | 24  | ns    |  |
| Fall Time (1)                           | tf <sub>BG</sub>      |                                | C <sub>BG</sub> = 3nF    |     | 10  | 17  | ns    |  |
| Propagation Delay,BG Going<br>High (1)  | tpdh <sub>BG</sub>    | C <sub>BG</sub> =3nF, DRN = 0V |                          |     | 12  |     | ns    |  |
| Propagation Delay,BG Going<br>Low (1)   | tpdl <sub>BG</sub>    | C <sub>BG</sub> = 3nF          |                          |     | 15  |     | ns    |  |
| Shoot-thru Protection (CDELA            | AY)                   |                                |                          |     |     |     |       |  |
| Shoot-thru Protection Delay<br>Time (1) | tspd                  |                                | C <sub>CDELAY</sub> open |     | 20  |     | ns    |  |
| Programmed Delay                        |                       |                                |                          |     | 1   |     | ns/pF |  |
| CDELAY charge current                   | CDELAY                |                                |                          |     | 500 |     | μΑ    |  |
| Virtual Phase Node (VPN)                |                       |                                |                          |     |     |     |       |  |
| Output Resistance                       | R <sub>SRC_VPN</sub>  |                                |                          |     | 65  |     | Ω     |  |
|                                         | R <sub>SINK_VPN</sub> |                                |                          |     | 90  |     |       |  |
| Leakage                                 | LEAK_VPN              |                                |                          |     |     | 600 | nA    |  |

4



# Top View Top View TG DRN 12 11 10 BG VIN CO VIN CDELAY (MLP-12)

# Ordering Information

| Device (1) | Package | Temp Range (T <sub>J</sub> ) |  |  |
|------------|---------|------------------------------|--|--|
| SC420IMLTR | MLP-12  | -40° to 125°C                |  |  |

#### Note:

- (1) Only available in tape and reel packaging. A reel contains 3000 devices.
- (2) This device is ESD sensitive. Use of standard ESD handling precautions is required.

#### Pin Descriptions

| Pin<br># | Pin<br>Name | Pin Function                                                                                                                                                                                                                     |
|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | TG          | Output gate drive for the switching (high-side) MOSFET.                                                                                                                                                                          |
| 2        | BST         | Bootstrap pin. A capacitor is connected between BST and DRN pins to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically between 0.1µF and 1µF (ceramic).                           |
| 3        | СО          | Logic level PWM input signal to the SC420 supplied by external controller.                                                                                                                                                       |
| 4        | VIN2        | Input power (VBAT) to the DC/DC converter. Used as supply reference for internal Combi-Sense ™ circuitry. Connect as close as possible to Drain of TOP switching MOSFET.                                                         |
| 5        | EN          | Active high logic level input signal. A logic High enables TG and BG switching. A low level disables outputs and reduces quiescent current to IQ <sub>SD</sub>                                                                   |
| 6        | VPN         | Virtual Phase Node. Connect an RC between this pin and the output sense point to Enable Combi-<br>Sense ™ operation.                                                                                                             |
| 7        | CDELAY      | The capacitance connected between this pin and GND sets the additional propagation delay for BG going low to TG going high. Total propagation delay =20ns + 1ns/pF. If no capacitor is connected, the propragation delay = 20ns. |
| 8        | VIN         | Input supply for the bottom drive and the Logic. A $1\mu$ F- $10\mu$ F Ceramic Capacitor must be connected from this pin to PGND, placed less than 0.5" from SC420.                                                              |
| 9        | BG          | Output drive for the synchronous (bottom) MOSFET.                                                                                                                                                                                |
| 10       | PGND        | Ground. Keep this pin close to the synchronous MOSFETs source.                                                                                                                                                                   |
| 11       | N.C.        | No Connect                                                                                                                                                                                                                       |
| 12       | DRN         | This pin connects to the junction of the switching and synchronous MOSFETs . This pin can be subjected to a -2V minimum relative to PGND without affecting operation.                                                            |



# Block Diagram



# Timing Diagram





#### **Applications Information**

Combi-Sense (Lossless current sense)

The Combi-Sense is a way to sense the output current on a combination of power devices. There is no sense resistor and the current is sensed on: Top MOSFET, bottom MOSFET and output inductor.

An internal phase node VPN sends a signal which is integrated by the Combi-Sense network. This network consists of a resistor and capacitor in series, connected between VPN and the DRN pins. The resulting signal is large, clean and not duty cycle sensitive. It can be used directly for close loop current mode control and current limit.

#### Fast Switching Drives

As the switching frequency of PWM controllers is increased to reduce power supply volume and cost, fast rise and fall times are necessary to minimize switching losses (TOP MOSFET) and reduce dead-time (BOTTOM MOSFET) losses. While low Rds\_On MOSFET's present a power saving, the MOSFETs die area is larger and the effective input capacitance of the MOSFET is increased. Often a 50% decrease in Rds On doubles the effective input gate charge, which must be supplied by the driver. The Rds\_On power savings can be offset by the switching and dead-time losses with a suboptimum driver. While discrete solution can achieve reasonable drive capability, implementing shoot-through, programmable delay and other housekeeping functions necessary for safe operation can become cumbersome and costly. The SC420 presents a total solution for the high-speed, high power density applications. Wide input supply range of 4.5V-25V allows use in battery powered applications, new high voltage, distributed power supplies.

#### **Shoot Through Protection**

The control input (CO) to the SC420 is typically supplied by a PWM controller that regulates the power supply output. The timing diagram demonstrates the sequence of events by which the top and bottom drive signals are applied. The shoot-through protection is implemented by holding the bottom FET off until the voltage at the phase node (intersection of top FET source, the output inductor and the bottom FET drain) has dropped below 1V. This assures that the top FET has turned off and that a direct current path does not exist between the

input supply and ground, a shoot-through condition during which both the top and bottom FET's could be on momentarily. The top FET is also prevented from turning on until the bottom FET is off. The top FET turn-on delay is internally set to 20ns (typical) and may be programmably extended by an external capacitor on the Cdelay pin, the delay is increased by 1ns/pf.

The EN (enable) pin may be used to turn both TG and BG drives off. This lowers power consumption by reducing the quiescent current draw of the SC420 to IQsd.

#### Tri-State

If the CO pin is undriven it will float to an internally defined voltage of 1.4V. This will switch the TG and BG pins low and also tri-states the VPN node.

#### Over Temperature Shutdown

The SC420 will shutdown by pulling both driver's low if its junction temperature, T<sub>J</sub>, exceeds 165°C. The drivers will resume operation when T<sub>I</sub> declines below 155°C.

#### Layout Guidelines

As with any high speed , high current, switching regulator circuit, proper layout is critical in achieving optimum performance of the SC420. The Combi-Sense™ Controller Evaluation board schematic shows a three-phase synchronous design with all surface mountable components.

Tight placement and short, wide traces must be used in layout of The gate drives, DRN, and especially PGND pin. The top gate driver supply voltage is provided by bootstrapping the boost supply and adding it to the phase node (DRN) voltage. Since the bootstrap capacitor supplies the charge to the top gate, it must be less than 0.5in away from the SC420. Ceramic X7R capacitors are a good choice for supply bypassing near the chip.

#### Supply Voltage

The SC420 can operate from 4.75V to 6V. The  $V_{\rm IN}$  pin bypass capacitor must also be less than 0.5in away from the SC420. The ground node of this capacitor, the SC420 PGND pin and the Source of the bottom FET must



## Applications Information (Cont.)

be very close to each other, preferably with common PCB copper land with multiple vias to the ground plane (if used). The parallel Schottky (if used) must be physically next to the Bottom FET's drain and source pins. Any trace or lead inductance in these connections will drive current way from the Schottky and allow it to flow through the FET's Body diode, thus reducing efficiency.

#### Preventing Inadvertent Bottom FET Turn-on

At high VIN2 input voltages, (12V and greater) a fast turnon of the top FET creates a positive going spike on the Bottom FET's gate through the Miller capacitance, Crss of the bottom FET. The voltage appearing on the gate due to this spike is:

$$V_{SPIKE} = \frac{Vin * Crss}{(Crss + Ciss)}$$

Where Ciss is the input gate capacitance of the bottom FET. This is assuming that the impedance of the drive path is too high compared to the instantaneous impedance of the capacitors, since dV/dT and thus the effective frequency is very high. If the BG pin of the SC420 is very close to the bottom FET, Vspike will be reduced depending on trace inductance, rate of rise of current, etc.

A capacitor may be added from the gate of the Bottom FET to its source, preferably less than 0.5in away. This capacitor will be added to Ciss in the above equation to reduce the effective spike voltage.

The bottom MOSFET must be selected with attention paid to the Crss/Ciss ratio. A low ratio reduces the Miller feedback and thus reduces Vspike. Also MOSFETs with higher Turn-on threshold voltages will conduct at a higher voltage and will not turn on during the spike. A zero ohm bottom FET gate resistor will obviously help keeping the gate voltage low during off time.

Ultimately, slowing down the top FET by adding gate resistance will reduce di/dt which will in turn make the effective impedance of the capacitors higher, thus allowing the BG driver to hold the bottom gate voltage low. It does this at the expense of increased switching times (and switching losses) for the top FET.

The top MOSFET source must be close to the bottom MOSFET drain to prevent ringing and the possibility of the phase node going negative. This frequency is deter-

mined by:

$$F_{ring} = \frac{1}{(2\Pi * Sqrt (L_{ST} * Coss))} = \frac{1}{2\pi \sqrt{L_{ST} * C_{OSS}}}$$

-Where:

 $L_{\rm st}$  = The effective stray inductance of the top FET added to trace inductance of the connection between top FET's source and the bottom FET's drain added to the trace resistance of the bottom FET's ground connection.  $C_{\rm oss}$  = Drain to source capacitance of bottom FET. If

C<sub>oss</sub> = Drain to source capacitance of bottom FET. If there is a Schottky used, the capacitance of the Schottky is added to this value.

Although this ringing does not pose any power losses due to a fairly high Q, it could cause the phase node to go too far negative, thus causing improper operation, double pulsing or at worst driver damage. On the SC420, the drain node, DRN, can go as far as 2V below ground without affecting operation or sustaining damage.

The ringing is also an EMI nuisance due to its high resonant frequency. Adding a capacitor, typically 1000-2000pf, in parallel with Coss of the bottom FET will often eliminate the EMI issue.

#### Prevent Driver Overvoltage

The negative voltage spikes on the phase node adds to the bootstrap capacitor voltage, thus increasing the voltage between VBST - VDRN. This is of special importance if higher boost voltages are used. If the phase node negative spikes are too large, the voltage on the boost capacitor could exceed device's absolute maximum rating of 7V. To eliminate the effect of the ringing on the boost capacitor voltage, place a 4.7 - 10 Ohm resistor between boost Schottky diode and  $V_{\rm IN}$  to filter the negative spikes on DRN Pin. Alternately, a Silicon diode, such as the commonly available 1N4148 can substitute for the Schottky diode and eliminate the need for the series resistor.

Proper layout will guarantee minimum ringing and eliminate the need for external components. Use of surface mount MOSFETs, while increasing thermal resistance, will reduce lead inductance as well as radiated EMI.



#### Applications Information (Cont.)

Start-up Sequencing

Proper sequencing of the Combi-Sense™ Controller and SC420 driver during both start-up and shut-down is very important. In general, the design must ensure that the driver powers up (during start-up) before the controller does, and that the driver powers down last during shut-down. This ensures that the driver will never puts out gate drive pulses which are not well-controlled, a situation that can lead to MOSFET damage.

In general it is recommended that the Vcc's for the Combi-Sense™ Controller and SC420 be connected to the same (5V) supply. If the EN controls are not used (tied high) then the UVLO settings for the controller and driver will guarantee the proper sequencing (the SC420 maximum UVLO value is guaranteed to be lower than the Combi-Sense™ Controller minimum UVLO value).

For absolute guarantee of proper sequencing it is recommended that the EN controls be used as shown in the following block diagram. With this arrangement the delayed PWRGD signal from the VccVID regulator is used to enable both ICs. The Soft-Start time established for the controller ensures it will come up well after the SC420. During power-down de-assertion of VID\_PWRGD will ensure simultaneous disabling of the Combi-Sense™ Controller and SC420.

#### Manufacturing Guidelines

Detailed information on manufacturing and rework of PCBs using the MLP package can be found in the MLP application note "Comprehensive User's Guide - Micro Lead Frame Package" dated April 2002. Please contact your local Semtech representative to obtain a copy of this application note.





TG, BG, and DRN Waveforms



Zoom in on TG, BG, and AUX Rising





#### DRN and AUX Timing





# Outline Drawing - MLP-12



| DIMENSIONS |      |      |      |      |      |  |  |  |
|------------|------|------|------|------|------|--|--|--|
| DIMN       | INC  | HES  | М    | NOTE |      |  |  |  |
| ייועויי    | MIN  | MAX  | MIN  | MAX  | NOIL |  |  |  |
| Α          | .032 | .039 | 0.80 | 1.00 | _    |  |  |  |
| A1         | 0    | .002 | 0    | 0.05 | _    |  |  |  |
| A3         | —    | .008 | _    | 0.20 | REF  |  |  |  |
| Ь          | .011 | .016 | 0.28 | 0.40 | _    |  |  |  |
| С          | .079 | .088 | 2.00 | 2.25 | _    |  |  |  |
| E          | .157 |      | 4.00 |      | NOM  |  |  |  |
| е          | .031 | BSC  | 0.80 | BSC  | _    |  |  |  |
| L          | .018 | .025 | 0.45 | 0.65 | _    |  |  |  |

# Contact Information

Semtech Corporation
Power Management Products Division
200 Flynn Rd., Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804