# 5.0 V Micropower 150 mA **LDO Linear Regulator with DELAY, Adjustable RESET,** and Sense Output

The NCV4269 is a 5.0 V precision micropower voltage regulator with an output current capability of 150 mA.

The output voltage is accurate within  $\pm 2.0\%$  with a maximum dropout voltage of 0.5 V at 100 mA. Low quiescent current is a feature drawing only 240 µA with a 1.0 mA load. This part is ideal for any and all battery operated microprocessor equipment.

Microprocessor control logic includes an active reset output RO with delay and a SI/SO monitor which can be used to provide an early warning signal to the microprocessor of a potential impending reset signal. The use of the SI/SO monitor allows the microprocessor to finish any signal processing before the reset shuts the microprocessor down.

The active Reset circuit operates correctly at an output voltage as low as 1.0 V. The Reset function is activated during the power up sequence or during normal operation if the output voltage drops outside the regulation limits.

The reset threshold voltage can be decreased by the connection of an external resistor divider to the RADJ lead. The regulator is protected against reverse battery, short circuit, and thermal overload conditions. The device can withstand load dump transients making it suitable for use in automotive environments. The device has also been optimized for EMC conditions.

## Features

- 5.0 V  $\pm$  2.0% Output
- Low 240 µA Quiescent Current
- Active Reset Output Low Down to  $V_0 = 1.0 V$
- Adjustable Reset Threshold
- 150 mA Output Current Capability
- Fault Protection
  - +45 V Peak Transient Voltage
  - ♦ -40 V Reverse Voltage
  - Short Circuit
  - Thermal Overload
- Early Warning through SI/SO Leads
- Internally Fused Leads in SO-14 and SO-20L Packages
- Integrated Pullup Resistor at Logic Outputs (To Use External Resistors, Select the NCV4279)
- Very Low Dropout Voltage
- Electrical Parameters Guaranteed Over Entire Temperature Range
- NCV Prefix for Automotive and Other Applications Requiring Site and Control Changes



# **ON Semiconductor®**

http://onsemi.com

## MARKING DIAGRAMS

4269

ALYW



**D SUFFIX CASE 751** 





SO-14 **D SUFFIX** CASE 751A

| - 1444444                        |                    |
|----------------------------------|--------------------|
| 1                                | NCV4269<br>AWLYYWW |
| SO-20L<br>DW SUFFIX<br>CASE 751D |                    |

= Assembly Location = Wafer Lot WL.L YY.Y = Year WW, W = Work Week

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



Figure 1. Block Diagram





SO-8







# PACKAGE PIN DESCRIPTION

| Pa   | ackage Pin Number         |                               |                  |                                                                                                                                 |
|------|---------------------------|-------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| SO-8 | SO-14                     | SO-20L                        | Pin Symbol       | Function                                                                                                                        |
| 3    | 1                         | 1                             | R <sub>ADJ</sub> | Reset Threshold Adjust; if not used to connect to GND.                                                                          |
| 4    | 2                         | 2                             | D                | Reset Delay; To Set Time Delay, Connect to GND with Capacitor                                                                   |
| 5    | 3, 4, 5, 6,<br>10, 11, 12 | 4, 5, 6, 7, 14,<br>15, 16, 17 | GND              | Ground                                                                                                                          |
| _    | -                         | 3, 8, 9, 13, 18               | NC               | No connection to these pins from the IC.                                                                                        |
| 6    | 7                         | 10                            | RO               | Reset Output; The Open–Collector Output has a 20 $k\Omega$ Pullup Resistor to Q. Leave Open if Not Used.                        |
| 7    | 8                         | 11                            | SO               | Sense Output; This Open–Collector Output is Internally Pulled Up by 20 k $\Omega$ pullup resistor to Q. If not used, keep open. |
| 8    | 9                         | 12                            | Q                | 5 V Output; Connect to GND with a 10 $\mu F$ Capacitor, ESR < 10 $\Omega.$                                                      |
| 1    | 13                        | 19                            | I                | Input; Connect to GND Directly at the IC with a Ceramic Capacitor.                                                              |
| 2    | 14                        | 20                            | SI               | Sense Input; If not used, Connect to Q.                                                                                         |

## **MAXIMUM RATINGS** ( $T_J = -40^{\circ}C$ to $150^{\circ}C$ )

| Parameter                                                             |                         | Symbol                                 | Min                        | Max                      | Unit    |
|-----------------------------------------------------------------------|-------------------------|----------------------------------------|----------------------------|--------------------------|---------|
| Input to Regulator                                                    |                         | V <sub>I</sub><br>II                   | –40<br>Internally Limited  | 45<br>Internally Limited | V       |
| Sense Input                                                           |                         | V <sub>SI</sub><br>I <sub>SI</sub>     | -40<br>-1                  | 45<br>1                  | V<br>mA |
| Reset Threshold Adjust                                                |                         | V <sub>RADJ</sub><br>I <sub>RADJ</sub> | -0.3<br>-10                | 7<br>10                  | V<br>mA |
| Reset Delay                                                           |                         | V <sub>D</sub><br>I <sub>D</sub>       | -0.3<br>Internally Limited | 7<br>Internally Limited  | V       |
| Ground                                                                |                         | ۱ <sub>q</sub>                         | 50                         | -                        | mA      |
| Reset Output                                                          |                         | V <sub>RO</sub><br>I <sub>RO</sub>     | -0.3<br>Internally Limited | 7<br>Internally Limited  | V       |
| Sense Output                                                          |                         | V <sub>SO</sub><br>I <sub>SO</sub>     | -0.3<br>Internally Limited | 7<br>Internally Limited  | V       |
| Regulated Output                                                      |                         | V <sub>Q</sub><br>I <sub>Q</sub>       | -0.5<br>-10                | 7.0                      | V<br>mA |
| Junction Temperature<br>Storage Temperature                           |                         | T <sub>J</sub><br>T <sub>STG</sub>     | _<br>_50                   | 150<br>150               | °C<br>℃ |
| Input Voltage Operating Range<br>Junction Temperature Operating Range |                         | V <sub>I</sub><br>T <sub>J</sub>       | _<br>_40                   | 45<br>150                | °C<br>℃ |
| Junction-to-Ambient Thermal Resistance                                | SO-8<br>SO-14<br>SO-20L | R <sub>θJA</sub>                       | -                          | 200<br>70<br>70          | k/W     |
| Junction-to-Pin 4, all GND Pins Grounded.                             | SO-14<br>SO-20L         | $R_{\theta JP}$                        | -                          | 30<br>30                 | k/W     |

#### Lead Temperature Soldering and MSL

| Parameter                                                |     | Value |
|----------------------------------------------------------|-----|-------|
| MSL, 20-Lead LS Temperature 260°C Peak (Note 3)          | MSL | 3     |
| MSL, 20-Lead, LS Temperature 230°C Peak (Note 4)         |     | 1     |
| MSL, 8-Lead, 14-Lead, LS Temperature 260°C Peak (Note 3) |     | 1     |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.
1. This device series incorporates ESD protection and exceeds the following ratings: Human Body Model (HBM) ≤ 2.0 kV per JEDEC standard: JESD22–A114. Machine Model (MM) ≤ 200 V per JEDEC standard: JESD22–A115.

2. Latchup Current Maximum Rating: ≤ 150 mA per JEDEC standard: JESD78.

3.  $+5^{\circ}C/-0^{\circ}C$ , 40 Sec Max-at-Peak, 60 - 150 Sec above 217°C. 4.  $+5^{\circ}C/-0^{\circ}C$ , 30 Sec Max-at-Peak, 60 - 150 Sec above 183°C.

| Characteristic                         | Symbol                 | Test Conditions                                                 | Min  | Тур  | Max  | Unit |
|----------------------------------------|------------------------|-----------------------------------------------------------------|------|------|------|------|
| REGULATOR                              |                        |                                                                 |      |      | -    |      |
| Output Voltage                         | V <sub>Q</sub>         | 1 mA $\leq$ $I_Q$ $\leq$ 100 mA 6 V $\leq$ V_I $\leq$ 16 V      | 4.90 | 5.00 | 5.10 | V    |
| Current Limit                          | Ι <sub>Q</sub>         | -                                                               | 150  | 200  | 500  | mA   |
| Current Consumption; $I_q = I_l - I_Q$ | Ι <sub>q</sub>         | I <sub>Q</sub> = 1 mA, RO, SO High                              | _    | 240  | 250  | μΑ   |
| Current Consumption; $I_q = I_l - I_Q$ | Ιq                     | l <sub>Q</sub> = 10 mA, RO, SO High                             | -    | 250  | 450  | μΑ   |
| Current Consumption; $I_q = I_l - I_Q$ | ۱ <sub>q</sub>         | I <sub>Q</sub> = 50 mA, RO, SO High                             | -    | 2.0  | 3.0  | mA   |
| Dropout Voltage                        | V <sub>dr</sub>        | V <sub>I</sub> = 5 V, I <sub>Q</sub> = 100 mA                   | -    | 0.25 | 0.5  | V    |
| Load Regulation                        | $\Delta_{\sf VQ}$      | I <sub>Q</sub> = 5 mA to 100 mA                                 | -    | 10   | 20   | mV   |
| Line Regulation                        | $\Delta_{\sf VQ}$      | $V_{I} = 6 V \text{ to } 26 V I_{Q} = 1 \text{ mA}$             | -    | 10   | 30   | mV   |
| RESET GENERATOR                        |                        |                                                                 |      |      |      |      |
| Reset Switching Threshold              | V <sub>RT</sub>        | -                                                               | 4.50 | 4.65 | 4.80 | V    |
| Reset Adjust Switching Threshold       | V <sub>RAD,JTH</sub>   | V <sub>Q</sub> > 3.5 V                                          | 1.26 | 1.35 | 1.44 | V    |
| Reset Pullup Resistance                | R <sub>SO,INT</sub>    | -                                                               | 10   | 20   | 40   | kΩ   |
| Reset Output Saturation Voltage        | V <sub>RO,SAT</sub>    | V <sub>Q</sub> < V <sub>RT</sub> , R <sub>RO, INT</sub>         | _    | 0.1  | 0.4  | V    |
| Upper Delay Switching Threshold        | V <sub>UD</sub>        | -                                                               | 1.4  | 1.8  | 2.2  | V    |
| Lower Delay Switching Threshold        | V <sub>LD</sub>        | -                                                               | 0.3  | 0.45 | 0.60 | V    |
| Saturation Voltage on Delay Capacitor  | V <sub>D,SAT</sub>     | V <sub>Q</sub> < V <sub>RT</sub>                                | _    | -    | 0.1  | V    |
| Charge Current                         | Ι <sub>D</sub>         | V <sub>D</sub> = 1 V                                            | 3.0  | 6.5  | 9.5  | μΑ   |
| Delay Time L $\rightarrow$ H           | t <sub>d</sub>         | C <sub>D</sub> = 100 nF                                         | 17   | 28   | _    | ms   |
| Delay Time $H \rightarrow L$           | t <sub>t</sub>         | C <sub>D</sub> = 100 nF                                         | -    | 1.0  | -    | μs   |
| INPUT VOLTAGE SENSE                    |                        |                                                                 |      |      |      |      |
| Sense Threshold High                   | V <sub>SI</sub> , High | -                                                               | 1.24 | 1.31 | 1.38 | V    |
| Sense Threshold Low                    | V <sub>SI</sub> , Low  | -                                                               | 1.16 | 1.20 | 1.28 | V    |
| Sense Output Saturation Voltage        | V <sub>SO</sub> , Low  | V <sub>SI</sub> < 1.20 V; V <sub>Q</sub> > 3 V; R <sub>SO</sub> | -    | 0.1  | 0.4  | V    |
| Sense Resistor Pullup                  | R <sub>SO,INT</sub>    | -                                                               | 10   | 20   | 40   | kΩ   |
| Sense Input Current                    | I <sub>SI</sub>        | -                                                               | -1.0 | 0.1  | 1.0  | μA   |



Figure 2. Measuring Circuit



Figure 3. Reset Timing Diagram





### APPLICATION DESCRIPTION

## **OUTPUT REGULATOR**

The output is controlled by a precision trimmed reference. The PNP output has base drive quiescent current control for regulation while the input voltage is low, preventing over saturation. Current limit and voltage monitors complement the regulator design to give safe operating signals to the processor and control circuits.

#### **RESET OUTPUT (RO)**

A reset signal, Reset Output, RO, (low voltage) is generated as the IC powers up. After the output voltage  $V_Q$ increases above the reset threshold voltage  $V_{RT}$ , the delay timer D is started. When the voltage on the delay timer  $V_D$ passes  $V_{UD}$ , the reset signal RO goes high. A discharge of the delay timer  $V_D$  is started when  $V_Q$  drops and stays below the reset threshold voltage  $V_{RT}$ . When the voltage of the delay timer  $V_D$  drops below the lower threshold voltage  $V_{LD}$ the reset output voltage  $V_{RO}$  is brought low to reset the processor.

The reset output RO is an open collector NPN transistor with an internal 20 k $\Omega$  pullup resistor connected to the output Q, controlled by a low voltage detection circuit. The circuit is functionally independent of the rest of the IC, thereby guaranteeing that RO is valid for V<sub>Q</sub> as low as 1.0 V.

#### RESET ADJUST (R<sub>ADJ</sub>)

The reset threshold  $V_{RT}$  can be decreased from a typical value of 4.65 V to as low as 3.5 V by using an external voltage divider connected from the Q lead to the pin RADJ, as shown in Figure 5. The resistor divider keeps the voltage above the  $V_{RADJ,TH}$  (typical 1.35 V) for the desired input voltages, and overrides the internal threshold detector. Adjust the voltage divider according to the following relationship:

```
V_{RT} = V_{RADJ, TH} \cdot (R_{ADJ1} + R_{ADJ2}) / R_{ADJ2} (eq. 1)
```

If the reset adjust option is not needed, the  $R_{ADJ}$  pin should be connected to GND causing the reset threshold to go to its default value (typically 4.65 V).

#### **RESET DELAY (D)**

The reset delay circuit provides a delay (programmable by capacitor  $C_D$ ) on the reset output lead RO. The delay lead D provides charge current I<sub>D</sub> (typically 6.5  $\mu$ A) to the external delay capacitor  $C_D$  during the following times:

- 1. During Powerup (once the regulation threshold has been exceeded).
- 2. After a reset event has occurred and the device is back in regulation. The delay capacitor is set to discharge when the regulation ( $V_{RT}$ , reset threshold voltage) has been violated. When the delay capacitor discharges to  $V_{LD}$ , the reset signal RO pulls low.

#### SETTING THE DELAY TIME

The delay time is set by the delay capacitor  $C_D$  and the charge current  $I_D$ . The time is measured by the delay capacitor voltage charging from the low level of  $V_{DSAT}$  to the higher level  $V_{UD}$ . The time delay follows the equation:

$$t_{d} = [C_{D} (V_{UD} - V_{DSAT})]/I_{D} \qquad (eq. 2)$$

Example:

Using  $C_D = 100$  nF. Use the typical value for  $V_{DSAT} = 0.1$  V. Use the typical value for  $V_{UD} = 1.8$  V.

Use the typical value for Delay Charge Current  $I_D = 6.5 \mu A$ .

 $t_{d}\,=\,[100\;nF\,(1.8\,-\,0.1\;V)]\,/\,6.5\,\mu A\,=\,26.2\;ms~(eq.\;3)$ 



\*C<sub>1</sub> required if regulator is located far from the power supply filter.

\*\* C<sub>Q</sub> required for Stability. Cap must operate at minimum temperature expected.

Figure 5. Application Diagram

# SENSE INPUT (SI) / SENSE OUTPUT (SO) VOLTAGE MONITOR

An on-chip comparator is available to provide early warning to the microprocessor of a possible reset signal. The output is from an open collector driver with an internal 20 k $\Omega$  pull up resistor to output Q. The reset signal typically turns the microprocessor off instantaneously. This can cause unpredictable results with the microprocessor. The signal received from the SO pin will allow the microprocessor time to complete its present task before shutting down. This function is performed by a comparator referenced to the band gap voltage. The actual trip point can be programmed externally using a resistor divider to the input monitor SI (Figure 5). The values for R<sub>SI1</sub> and R<sub>SI2</sub> are selected for a typical threshold of 1.20 V on the SI Pin.

#### SIGNAL OUTPUT

Figure 6 shows the SO Monitor timing waveforms as a result of the circuit depicted in Figure 5. As the output voltage ( $V_Q$ ) falls, the monitor threshold ( $V_{SILOW}$ ), is crossed. This causes the voltage on the SO output to go low sending a warning signal to the microprocessor that a reset signal may occur in a short period of time.  $T_{WARNING}$  is the time the microprocessor has to complete the function it is currently working on and get ready for the reset shutdown signal.



Figure 6. SO Warning Waveform Time Diagram

### STABILITY CONSIDERATIONS

The input capacitor  $C_I$  in Figure 5 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1.0  $\Omega$  in series with  $C_L$ 

The output or compensation capacitor helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability.

The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures ( $-25^{\circ}$ C to  $-40^{\circ}$ C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information.

The value for the output capacitor  $C_Q$  shown in Figure 5 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values  $C_Q = 10 \ \mu\text{F}$  and an ESR =  $10 \ \Omega$  within the operating temperature range. Actual limits are shown in a graph in the typical data section.

# CALCULATING POWER DISSIPATION IN A SINGLE OUTPUT LINEAR REGULATOR

The maximum power dissipation for a single output regulator (Figure 5) is:

 $P_{D(max)} = [V_{I(max)} + V_{Q(min)}]I_{Q(max)} + V_{I(max)}I_{q} (eq. 4)$ 

where:

V<sub>I(max)</sub> is the maximum input voltage,

V<sub>Q(min)</sub> is the minimum output voltage,

 $I_{Q(max)}$  is the maximum output current for the application, and  $I_q$  is the quiescent current the regulator consumes at  $I_{Q(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\theta JA} = (150^{\circ}C - T_A) / P_D$$
 (eq. 5)

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram.

### HEATSINKS

A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{0IA}$ :

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CS} + R_{\theta SA} \qquad (eq. 6)$$

where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heat sink thermal resistance, and  $R_{\theta SA}$  = the heat sink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in data sheets of heatsink manufacturers. Thermal, mounting, and heatsinking considerations are discussed in the ON Semiconductor application note AN1040/D, available on the ON Semiconductor website.

## **ORDERING INFORMATION**

| Device      | Output Voltage | Package | Shipping         |
|-------------|----------------|---------|------------------|
| NCV4269D1   |                | 00.0    | 98 Units/Rail    |
| NCV4269D1R2 |                | SO-8    | 2500 Tape & Reel |
| NCV4269D2   | 5.01/          | 00.44   | 55 Units/Rail    |
| NCV4269D2R2 | 5.0 V          | SO-14   | 2500 Tape & Reel |
| NCV4269DW   |                | 00.001  | 38 Units/Rail    |
| NCV4269DWR2 |                | SO-20L  | 1000 Tape & Reel |

## **PACKAGE DIMENSIONS**

SO-8 **D SUFFIX** CASE 751-07 **ISSUE AD** 



NOTES:

- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
   DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
   751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 4.80   | 5.00   | 0.189 | 0.197 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.053 | 0.069 |
| D   | 0.33   | 0.51   | 0.013 | 0.020 |
| G   | 1.27   | 7 BSC  | 0.05  | 0 BSC |
| н   | 0.10   | 0.25   | 0.004 | 0.010 |
| J   | 0.19   | 0.25   | 0.007 | 0.010 |
| к   | 0.40   | 1.27   | 0.016 | 0.050 |
| м   | 0 °    | 8 °    | 0 °   | 8 °   |
| N   | 0.25   | 0.50   | 0.010 | 0.020 |
| S   | 5.80   | 6.20   | 0.228 | 0.244 |

**RECOMMENDED FOOTPRINT** 



## PACKAGE DIMENSIONS

SO-14 **D SUFFIX** CASE 751A-03 ISSUE G -A-H H Ħ A H Η 14 -B-P 7 PL  $\oplus$ 0.25 (0.010) M B M Н G F R X 45 С -T-М κ SEATING PLANE **D** 14 PL ⊕ 0.25 (0.010) M T B S A S

- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.
- CONTROLLING DIMENSION, MILLIMETER.
   DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS   | INC   | HES   |
|-----|--------|----------|-------|-------|
| DIM | MIN    | MAX      | MIN   | MAX   |
| Α   | 8.55   | 8.75     | 0.337 | 0.344 |
| В   | 3.80   | 4.00     | 0.150 | 0.157 |
| С   | 1.35   | 1.75     | 0.054 | 0.068 |
| D   | 0.35   | 0.49     | 0.014 | 0.019 |
| F   | 0.40   | 1.25     | 0.016 | 0.049 |
| G   | 1.27   | 1.27 BSC |       | BSC   |
| J   | 0.19   | 0.25     | 0.008 | 0.009 |
| K   | 0.10   | 0.25     | 0.004 | 0.009 |
| Μ   | 0 °    | 7°       | 0 °   | 7°    |
| Ρ   | 5.80   | 6.20     | 0.228 | 0.244 |
| R   | 0.25   | 0.50     | 0.010 | 0.019 |

SO-20L **DW SUFFIX** CASE 751D-05 **ISSUE G** 



- NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MANUMUM NO D DEDUCTION ALL FED ONE
- 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
   5. DIMENSION B DOES NOT INCLUDE DAMBAR DIMENSION & DOES NOT INCODE PROTRUSION PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27        | BSC   |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

#### SMART REGULATOR is a registered trademark of Semiconductor Components Industries, LLC (SCILLIC).

ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use persons, and reasonable attorney fees andising out of, directly or indirectly, any claim of personal injury or death agolocation with such unintended or unauthorized use persons, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agolocated with such unintended or unauthorized use persons, and reasonable attorney fees anising out of, directly or indirectly, any claim of personal in

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.