## **MOTOROLA** SEMICONDUCTOR **TECHNICAL DATA** ## Advance Information ## 256K × 32 Bit Dynamic Random **Access Memory Module** The MCM32256S is a 8M, dynamic random access memory (DRAM) module organized as $262,144 \times 32$ bits. The module is a 72-lead single-in-line memory module (SIMM) consisting of eight MCM514256A DRAMs housed in 20/26 J-lead small outline packages (SOJ) mounted on a substrate along with a 0.22 $\mu\text{F}$ (min) decoupling capacitor mounted under each DRAM. The MCM514256A is a 1.0 $\mu$ CMOS high speed, dynamic random access memory organized as 262,144 four-bit words and fabricated with CMOS silicon-gate process technology. - Three-State Data Output - Early-Write Common I/O Capability - Fast Page Mode Capability - TTL-Compatible Inputs and Outputs - RAS Only Refresh - CAS Before RAS Refresh - Hidden Refresh - 512 Cycle Refresh: MCM32256 = 8 ms (Max)MCM32L256 = 64 ms (Max) - Consists of Eight 256K × 4 DRAMs and Eight 0.22 µF (Min) Decoupling Capacitors - Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection - Fast Access Time (t<sub>RAC</sub>): MCM32256S-70 = 70 ns (Max) MCM32256S-80 = 80 ns (Max) MCM32256S-10 = 100 ns (Max) Low Active Power Dissipation: MCM32256S-70 = 3.6 W (Max) MCM32256S-80 = 3.1 W (Max) MCM32256S-10 = 2.7 W (Max) Low Standby Power Dissipation: TTL Levels = 88 mW (Max) CMOS Levels = MCM32256S 44 mW (Max) MCM32L256S = 8.8 mW (Max) ## **PIN OUT** | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|-----------------|-----|------------|-----|------|-----|------|-----|------|------|------| | 1 | V <sub>SS</sub> | 13 | A1 | 25 | DQ22 | 37 | NC | 49 | DQ8 | 61 | DQ13 | | 2 | DQ0 | 14 | A2 | 26 | DQ7 | 38 | NC | 50 | DQ24 | 62 | DQ30 | | 3 | DQ16 | 15 | A3 | 27 | DQ23 | 39 | VSS | 51 | DQ9 | 63 | DQ14 | | 4 | DQ1 | 16 | A4 | 28 | A7 | 40 | CAS0 | 52 | DQ25 | 64 | DQ31 | | 5 | DQ17 | 17 | <b>A</b> 5 | 29 | NC | 41 | CAS2 | 53 | DQ10 | 65 | DQ15 | | 6 | DQ2 | 18 | A6 | 30 | VCC | 42 | CAS3 | 54 | DQ26 | 66 | NC | | 7 | DQ18 | 19 | NC | 31 | A8 | 43 | CAS1 | 55 | DQ11 | 67 | PD1 | | 8 | DQ3 | 20 | DQ4 | 32 | NC | 44 | RAS0 | 56 | DQ27 | 68 | PD2 | | 9 | DQ19 | 21 | DQ20 | 33 | NC | 45 | NC | 57 | DQ12 | 69 - | PD3 | | 10 | Vcc | 22 | DQ5 | 34 | RAS2 | 46 | NC | 58 | DQ28 | 70 | PD4 | | 11 | NC | 23 | DQ21 | 35 | NC | 47 | W | 59 | VCC | 71 | NC | | 12 | A0 | 24 | DQ6 | 36 | NC | 48 | NC | 60 | DQ29 | 72 | VSS | ## MCM32256 MCM32L256 | PIN NAMES | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | A0-A8 Address Inputs DQ0-DQ31 Data Input/Output CAS0-CAS3 Column Address Strobe PD1-PD4 Presence Detect RAS0, RAS2 Row Address Strobe W Read/Write Input VCC Power (+ 5 V) VSS Ground NC No Connection | | | | | | | | All power supply and ground pins must be connected for proper operation of the device. This document contains information on a new product. Specifications and information herein are subject to change without notice. ## **BLOCK DIAGRAM** | PRESENCE DETECT PIN OUT | | | | | | | | | | |-----------------------------|-----------------------|-----------------------|------------------------------------|--|--|--|--|--|--| | Pin Name 70 ns 80 ns 100 ns | | | | | | | | | | | PD1 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub><br>NC | | | | | | | | PD2 | V <sub>SS</sub><br>NC | V <sub>SS</sub><br>NC | NC | | | | | | | | PD3 | v <sub>ss</sub> | NC | V <sub>SS</sub><br>V <sub>SS</sub> | | | | | | | | PD4 | NC | V <sub>SS</sub> | VSS | | | | | | | ## **ABSOLUTE MAXIMUM RATINGS** (See Note) | Rating | Symbol | Value | Unit | |-----------------------------------------------------|------------------------------------|---------------|------| | Power Supply Voltage | Vcc | - 1 to + 7 | V | | Voltage Relative to VSS<br>(For Any Pin Except VCC) | V <sub>in</sub> , V <sub>out</sub> | - 1 to + 7 | ٧ | | Data Output Current per DQ Pin | l <sub>out</sub> | 50 | mA | | Power Dissipation | PD | 4.8 | w | | Operating Temperature Range | TA | 0 to + 70 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 55 to + 125 | ∘C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high impedence circuits. NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. ## DC OPERATING CONDITIONS AND CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted) ## **RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|-----------------|-------|-----|-----|------|-------| | Supply Voltage (Operating Voltage Range) | Vcc | 4.5 | 5.0 | 5.5 | V | 1 | | | V <sub>SS</sub> | 0 | 0 | 0 | | | | Logic High Voltage, All Inputs | VIH | 2.4 | _ | 6.5 | ٧ | 1 | | Logic Low Voltage, All Inputs | V <sub>IL</sub> | - 1.0 | | 0.8 | V | 1 | ## RECOMMENDED OPERATING CONDITIONS | Characteristic | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------|------|-------| | V <sub>CC</sub> Power Supply Current<br>MCM32256-70, t <sub>RC</sub> = 130 ns<br>MCM32256-80, t <sub>RC</sub> = 150 ns<br>MCM32256-10, t <sub>RC</sub> = 180 ns | lcc1 | | 640<br>560<br>480 | mA | 2 | | $V_{CC}$ Power Supply Current (Standby) ( $\overline{RAS} = \overline{CAS} = V_{IH}$ ) | I <sub>CC2</sub> | | 16 | mA | | | V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles MCM32256-70, t <sub>RC</sub> = 130 ns MCM32256-80, t <sub>RC</sub> = 150 ns MCM32256-10, t <sub>RC</sub> = 180 ns | ICC3 | _<br>_<br>_ | 640<br>560<br>480 | mA | 2 | | V <sub>CC</sub> Power Supply Current During Fast Page Mode Cycle<br>MCM32256-70, t <sub>RC</sub> = 40 ns<br>MCM32256-80, t <sub>RC</sub> = 45 ns<br>MCM32256-10, t <sub>RC</sub> = 55 ns | ICC4 | | 480<br>400<br>320 | mA | 2 | | $V_{CC}$ Power Supply Current (Standby) ( $\overline{RAS} = \overline{CAS} = V_{CC} - 0.2 \text{ V}$ ) MCM32256 MCM32L256 | ICC5 | _ | 8<br>1.6 | mA | | | V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh Cycle MCM32256-70, t <sub>RC</sub> = 130 ns MCM32256-80, t <sub>RC</sub> = 150 ns MCM32256-10, t <sub>RC</sub> = 180 ns | ICC6 | _<br> | 640<br>560<br>480 | mA | 2 | | Input Leakage Current (V <sub>SS</sub> ≤ V <sub>in</sub> ≤ V <sub>CC</sub> ) | ilkg(l) | - 80 | + 80 | μА | | | Output Leakage Current (CAS at Logic 1, VSS ≤ Vout ≤ VCC) | l <sub>lkg(O)</sub> | - 10 | + 10 | μА | | | Output High Voltage (I <sub>OH</sub> = -5 mA) | V <sub>OH</sub> | 2.4 | | V | | | Output Low Voltage (I <sub>OL</sub> = 4.2 mA) | V <sub>OL</sub> | | 0.4 | | | All voltages referenced to V<sub>SS</sub>. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open. CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5 V, Periodically Sampled Rather Than 100% Tested) | Characteristic | Symbol | Min | Max | Unit | Notes | |--------------------------------|-----------------|-----|-----|------|-------| | Input Capacitance (A0-A8) | C <sub>I1</sub> | _ | 50 | pF | 1 | | Input Capacitance (W) | C <sub>I2</sub> | _ | 66 | pF | 1 | | Input Capacitance (RASO, RAS2) | C <sub>I3</sub> | _ | 38 | pF | 1 | | Input Capacitance (CASO-CAS3) | C <sub>I4</sub> | _ | 24 | pF | 1 | | I/O Capacitance (DQ0–DQ31) | C <sub>DQ</sub> | _ | 17 | pF | 1 | #### NOTE: ### **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{Unless Otherwise Noted})$ ### READ AND WRITE CYCLES (See Notes 1, 2, 3, and 4) | | Syn | nbol | мсм | MCM32256-70 MCM32256-80 | | MCM32256-10 | | | | | |----------------------------------|---------------------|-------------------|-----|-------------------------|-----|-------------|-----|---------|------|-------| | Parameter | Standard | Alternate | Min | Max | Min | Max | Min | Max | Unit | Notes | | Random Read or Write Cycle Time | tRELREL | tRC | 130 | | 150 | _ | 180 | _ | ns | 5 | | Page Mode Cycle Time | <sup>t</sup> CELCEL | tPC | 40 | | 45 | _ | 55 | _ | ns | | | Access Time from RAS | <sup>t</sup> RELQV | <sup>t</sup> RAC | _ | 70 | _ | 80 | | 100 | ns | 6, 7 | | Access Time from CAS | <sup>t</sup> CELQV | <sup>t</sup> CAC | _ | 20 | _ | 20 | | 25 | ns | 6, 8 | | Access Time from Column Address | †AVQV | t <sub>AA</sub> | _ | 35 | _ | 40 | | 50 | ns | 6, 9 | | Access Time from Precharge CAS | <sup>t</sup> CEHQV | <sup>t</sup> CPA | _ | 35 | _ | 40 | | 50 | ns | 6 | | CAS to Output in Low-Z | <sup>t</sup> CELQX | <sup>t</sup> CLZ | 0 | _ | 0 | | 0 | _ | ns | 6 | | Output Buffer and Turn-Off Delay | <sup>t</sup> CEHQZ | <sup>t</sup> OFF | 0 | 20 | 0 | 20 | 0 | 20 | ns | 10 | | Transition Time (Rise and Fall) | t <sub>T</sub> | tŢ | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | RAS Precharge Time | <sup>t</sup> REHREL | tRP | 50 | _ | 60 | _ | 70 | _ | ns | | | RAS Pulse Width | <sup>t</sup> RELREH | <sup>t</sup> RAS | 70 | 10,000 | 80 | 10,000 | 100 | 10,000 | ns | | | RAS Pulse Width (Fast Page Mode) | <sup>t</sup> RELREH | <sup>t</sup> RASP | 70 | 100,000 | 80 | 100,000 | 100 | 100,000 | ns | | | RAS Hold Time | <sup>t</sup> CELREH | <sup>t</sup> RSH | 20 | _ | 25 | | 25 | _ | ns | | | CAS Hold Time | <sup>t</sup> RELCEH | <sup>t</sup> CSH | 70 | _ | 80 | _ | 100 | _ | ns | | | CAS Pulse Width | <sup>t</sup> CELCEH | †CAS | 20 | 10,000 | 20 | 10,000 | 25 | 10,000 | ns | | | RAS to CAS Delay Time | †RELCEL | tRCD | 20 | 50 | 20 | 60 | 25 | 75 | ns | 11 | | RAS to Column Address Delay Time | †RELAV | <sup>t</sup> RAD | 15 | 35 | 15 | 40 | 20 | 50 | ns | 12 | ### NOTES: - (continued) - 1. V<sub>IH</sub> min and V<sub>IL</sub> max are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>. - 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed. - 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IH</sub> and V<sub>IH</sub>) in a monotonic manner. - 4. AC measurements $t_T = 5.0$ ns. - The specifications for t<sub>RC</sub> (min) and t<sub>RWC</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ T<sub>A</sub> ≤ 70°C) is assured. - Measured with a current load equivalent to 2 TTL (- 200 μA, + 4 mA) loads and 100 pF with the data output trip points set at V<sub>OH</sub> = 2.0 V and V<sub>OL</sub> = 0.8 V. - 7. Assumes that $t_{RCD} \le t_{RCD}$ (max). - 8. Assumes that $t_{RCD} \ge t_{RCD}$ (max). - 9. Assumes that $t_{RAD} \ge t_{RAD}$ (max). - 10. to FF (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. - 11. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively to t<sub>CAC</sub>. - 12. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAD</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>. <sup>1.</sup> Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation: C = 1 $\Delta$ t / $\Delta$ V. ## **READ AND WRITE CYCLES** (Continued) | | Symbol | | MCM3 | 2256-70 | MCM3 | 2256-80 MCM3 | | 32256-10 | | | |----------------------------------------------------|------------------------------|-------------------|------|---------|------|--------------|-----|----------|------|--------| | Parameter | Standard | Alternate | Min | Max | Min | Max | Min | Max | Unit | Notes | | CAS to RAS Precharge Time | <sup>†</sup> CEHR <b>E</b> L | tCRP | 5 | _ | 5 | | 10 | _ | ns | | | CAS Precharge Time (Page Mode Cyle Only) | <sup>t</sup> CEHCEL | tCP | 10 | _ | 10 | _ | 10 | | ns | | | Row Address Setup Time | tAVREL | †ASR | 0 | = | 0 | | 0 | _ | ns | | | Row Address Hold Time | <sup>t</sup> RELAX | <sup>t</sup> RAH | 10 | | 10 | | 15 | _ | ns | ļ | | Column Address Setup Time | †AVCEL | †ASC | 0 | _ | 0 | | 0 | _ | ns | | | Column Address Hold Time | t <sub>CELAX</sub> | <sup>t</sup> CAH | 15 | _ | 15 | | 20 | | ns | | | Column Address Hold Time<br>Referenced to RAS | <sup>t</sup> RELAX | t <sub>AR</sub> | 55 | - | 60 | | 75 | _ | ns | | | Column Address to RAS Lead Time | <sup>t</sup> AVREH | tRAL | 35 | | 40 | | 50 | | ns | | | Read Command Setup Time | †WHCEL | t <sub>RCS</sub> | 0 | _ | 0 | | 0 | _ | ns | | | Read Command Hold Time<br>Referenced to CAS | tCEHWX | <sup>†</sup> RCH | 0 | _ | 0 | _ | 0 | | ns | 13 | | Read Command Hold Time<br>Referenced to RAS | <sup>t</sup> REHWX | <sup>t</sup> RRH | 0 | _ | 0 | _ | 0 | _ | ns | 13 | | Write Command Hold Time<br>Referenced to CAS | <sup>†</sup> CELWH | twcH | 15 | _ | 15 | _ | 20 | _ | ns | | | Write Command Hold Time<br>Referenced to RAS | <sup>†</sup> RELWH | twcr | 55 | _ | 60 | _ | 75 | _ | ns | | | Write Command Pulse Width | twLwH | tWP | 15 | _ | 15 | _ | 20 | _ | ns | | | Write Command to RAS Lead Time | twlreh | †RWL | 20 | _ | 20 | _ | 25 | _ | ns | | | Write Command to CAS Lead Time | tWLCEH | tCWL | 20 | | 20 | _ | 25 | _ | ns | | | Data in Setup Time | †DVCEL | tDS | 0 | _ | 0 | _ | 0 | | ns | 14, 15 | | Data in Hold Time | †CELDX | <sup>t</sup> DH | 15 | - | 15 | _ | 20 | _ | ns | 14, 15 | | Data in Hold Time Referenced to RAS | <sup>t</sup> RELDX | <sup>t</sup> DHR | 55 | | 60 | | 75 | | ns | | | Refresh Period MCM32256<br>MCM32L256 | tRVRV | <sup>t</sup> RFSH | _ | 8<br>64 | _ | 8<br>64 | _ | 8<br>64 | ms | | | Write Command Setup Time | tWLCEL | twcs | 0 | _ | 0 | _ | 0 | _ | ns | 15, 16 | | CAS Setup Time for CAS Before RAS Refresh | †RELCEL | tCSR | 10 | _ | 10 | | 10 | _ | ns | | | CAS Hold Time for CAS Before RAS<br>Refresh | <sup>t</sup> RELCEH | <sup>t</sup> CHR | 30 | | 30 | | 30 | _ | ns | | | CAS Precharge to CAS Active Time | †REHCEL | tRPC | 0 | | 0 | _ | 0 | | ns | | | CAS Precharge Time for CAS Before RAS Counter Test | †CEHCEL | <sup>t</sup> CPT | 40 | _ | 40 | | 50 | _ | ns | | | CAS Precharge Time | tCEHCEL | tCPN | 10 | _ | 10 | _ | 15 | _ | ns | | ## NOTES: - 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. 14. These parameters are referenced to CAS leading edge in random write cycles. - 15. Early write only ( $t_{WCS} \ge t_{WCS}$ (min)). - 16. t<sub>WCS</sub> is not a restrictive operating parameter. It is included in the data sheet as an electrical characteristic only; if t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle. If this condition is not satisfied, the condition of the data out (at access time) is indeterminate. ### **READ CYCLE** ## **EARLY WRITE CYCLE** ### **FAST PAGE MODE READ CYCLE** ## **FAST PAGE MODE WRITE CYCLE (EARLY WRITE)** ## RAS ONLY REFRESH CYCLE (W and A8 are Don't Care) # CAS BEFORE RAS REFRESH CYCLE (W and A0 to A8 are Don't Care) ## **HIDDEN REFRESH CYCLE (READ)** ## **HIDDEN REFRESH CYCLE (WRITE)** ## **CAS BEFORE RAS REFRESH COUNTER TEST CYCLE** MOTOROLA 10 ### DEVICE INITIALIZATION On power-up an initial pause of 200 microseconds is required for the internal substate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the module. During an extended inactive state of the module (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation. ### ADDRESSING THE RAM The nine address bus pins on the device are time multiplexed with two separate 9-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of eighteen address bits will decode one of the 262,144 word locations in the device. The column address strobe follows the row address strobe by a specified minimum and maxium time called tRCD, which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up the external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. These are, however, other variations in addressing the module: the refresh modes (RAS only refresh, CAS before RAS refresh, hidden refresh), and another mode called page mode which allows the user to column access all words within a selected row. The refresh mode and page mode operations are described in more detail in later sections. ### **READ CYCLE** A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, which is covered in a later section. The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VIL level at the specified t<sub>RCD</sub> timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the t<sub>RCD</sub> maximum specification for an access (data valid) from the RAS clock edge to be guaranteed $(t_{RAC})$ . If the $t_{RCD}$ maximum condition is not met, the access (t<sub>CAC</sub>) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the t<sub>RCD</sub> minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from the row to column addresses and in generating the CAS clock. Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the $\overline{RAS}$ clock and the minimum ( $t_{CAS}$ ) period for the $\overline{CAS}$ clock. The $\overline{RAS}$ clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle. Data out is not latched and is valid as long as the $\overline{CAS}$ clock is active; the output will switch to the three-state mode when the $\overline{CAS}$ clock goes inactive. To perform a read cycle, the write $(\overline{W})$ input must be held at the $V_{IH}$ level from the time the $\overline{CAS}$ clock makes its active transition (t<sub>RCS</sub>) to the time when it transitions into the inactive (t<sub>RCH</sub>) mode. ### **WRITE CYCLE** A write cycle is similar to a read cycle except that the write $(\overline{W})$ clock must go active (V<sub>IL</sub> level) at or before the $\overline{CAS}$ clock goes active at a minimum twcs time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the $\overline{CAS}$ clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tcwl) and the row strobe to write lead time (thul). These define the minimum time that $\overline{RAS}$ and $\overline{CAS}$ clocks need to be active after the write operation has started ( $\overline{W}$ clock at V<sub>IL</sub> level). ### PAGE-MODE CYCLES Page mode operation allows fast successive data operations at all 512 column locations on a selected row. Page access ( $t_{CAC}$ ) is typically half the regular $\overline{RAS}$ clock access ( $t_{RAC}$ ) on the Motorola 1M dynamic RAM. Page mode operation consists of holding the $\overline{RAS}$ clock active while cycling the $\overline{CAS}$ clock to access the column locations determined by the 10-bit column address field. The page cycle is always initiated with a row address being provided and latched by the $\overline{RAS}$ clock, followed by the column address and $\overline{CAS}$ clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter $\overline{CAS}$ cycles (tpc). The $\overline{CAS}$ cycle time (tpc) consists of the $\overline{CAS}$ clock active time (tcas), and $\overline{CAS}$ clock precharge time (tcp) and two transitions. In practice, any combination of read and write cycles can be performed to suit a particular application. ### **REFRESH CYCLES** The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the module needs to be refreshed at least once every 8 milliseconds. This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the module will also refresh all the words associated with the particular row(s) decoded. ### **RAS-Only Refresh** In this refresh method, the system must perform a $\overline{RAS}$ -only cycle on 512 row addresses every 8 milliseconds. The row addresses are latched in with the $\overline{RAS}$ clock, and the associated internal row locations are refreshed. As the heading implies, the $\overline{CAS}$ clock is not required and must be inactive or at a $V_{IH}$ level. ### **CAS** Before RAS Refresh This refresh cycle is initiated when $\overline{\text{RAS}}$ falls, after $\overline{\text{CAS}}$ has been low (by $t_{\text{CSR}}$ ). This activates the internal refresh counter which generates the row address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by $\overline{\text{CAS}}$ in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as $\overline{\text{CAS}}$ is held active (hidden refresh). ### Hidden Refresh The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding $\overline{\text{CAS}}$ at $V_{IL}$ and taking $\overline{\text{RAS}}$ high and after a specified precharge period ( $t_{RP}$ ), executing a $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ refresh cycle. (See Figure 1.) ### **CAS BEFORE RAS REFRESH COUNTER TEST** The internal refresh counter of the device can be tested with a CAS before RAS refresh counter test. This refresh counter test is performed with read and write operations. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See **CAS** before **RAS** refresh counter test cycle timing diagram. The test can be performed only after a minimum of 8 CAS before RAS initialization cycles. The test procedure is as follows: - 1. Write "0"s into all memory cells (normal write mode). - Select a column address, and read "0" out of the cell by performing CAS before RAS refresh counter test, read cycle. Repeat this operation 512 times. - Select a column address, and write "1" into the cell by performing CAS before RAS refresh counter test, write cycle. Repeat this operation 512 times. - 4. Read "1"s (normal read mode), which were written at step 3 - 5. Repeat steps 1 to 4 using complement data. Figure 1. Hidden Refresh Cycle ## **PACKAGE DIMENSION** ### S PACKAGE SIMM MODULE CASE 866-02 | | MILLIM | INC | HES | | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 107.82 | 108.08 | 4.245 | 4.255 | | В | 25.27 | 25.53 | 0.995 | 1.005 | | С | _ | 9.14 | _ | 0.360 | | D | 1.02 | 1.07 | 0.040 | 0.042 | | F | 3.18 | BSC | 0.125 | BSC | | G | 1.27 | BSC | 0.050 | BSC | | Н | _ | 0.25 | _ | 0.010 | | J | 1.19 | 1.37 | 0.047 | 0.054 | | K | 0.25 | _ | 0.100 | _ | | L | 44.45 | REF | 1.750 | REF | | M | 1.90 | 2.16 | 0.075 | 0.085 | | N | 10.16 | BSC | 0.400 | BSC | | P | 3.18 | _ | 0.125 | _ | | Q | 3.12 | 3.22 | 0.123 | 0.127 | | R | 6.22 | 6.48 | 0.245 | 0.255 | | S | 5.72 | _ | 0.225 | - | | U | 101.1 | 9 BSC | 3.984 | BSC | | V | | 5.28 | _ | 0.208 | | W | 1.12 | _ | 0.044 | _ | | X | 1.52 | 1.63 | 0.060 | 0.064 | #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: INCH. - 3. CARD THICKNESS APPLIES ACROSS TABS AND INCLUDES PLATING AND/OR METALIZATION. ## ORDERING INFORMATION (Order by Full Part Number) Full Part Numbers - MCM32256S70 MCM32256S70 MCM32256S80 MCM32256S10 MCM32256SG70 MCM32256SG80 MCM32256SG10 MCM32L256S70 MCM32L256S80 MCM32L256S10 MCM32L256SG70 MCM32L256SG80 MCM32L256SG10 MCM32256 • MCM32L256 MOTOROLA 13