## **4-Bit D-Type Register with Three-State Outputs**

The MC14076B 4–Bit Register consists of four D–type flip–flops operating synchronously from a common clock. OR gated output–disable inputs force the outputs into a high–impedance state for use in bus organized systems. OR gated data–disable inputs cause the Q outputs to be fed back to the D inputs of the flip–flops. Thus they are inhibited from changing state while the clocking process remains undisturbed. An asynchronous master root is provided to clear all four flip–flops simultaneously independent of the clock or disable inputs.

### Features

- Three-State Outputs with Gated Control Lines
- Fully Independent Clock Allows Unrestricted Operation for the Two Modes: Parallel Load and Do Nothing
- Asynchronous Master Reset
- Four Bus Buffer Registers
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load Over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb–Free and are RoHS Compliant



## **ON Semiconductor®**

http://onsemi.com



D SUFFIX CASE 751B

### MARKING DIAGRAM



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) Symbol Parameter Value Unit DC Supply Voltage Range -0.5 to +18.0 ν VDD Input or Output Voltage Range -0.5 to V<sub>DD</sub> + 0.5 v Vin, Vout (DC or Transient) Input or Output Current +10mA I<sub>in</sub>, I<sub>out</sub> (DC or Transient) per Pin $P_D$ Power Dissipation, per Package (Note 1) 500 mW -55 to +125 °C TA Ambient Temperature Range -65 to +150 °C Storage Temperature Range T<sub>stg</sub> °C T Lead Temperature 260 (8-Second Soldering)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open.

#### **PIN ASSIGNMENT**

|                          | 1● | 16 | ] V <sub>DD</sub> |
|--------------------------|----|----|-------------------|
| DISABLE <sup>1</sup> B [ | 2  | 15 | ] R               |
| Q0 [                     | 3  | 14 | ] D0              |
| Q1 [                     | 4  | 13 | ] D1              |
| Q2 [                     | 5  | 12 | ] D2              |
| Q3 [                     | 6  | 11 | ] D3              |
| СС                       | 7  | 10 | ] B JDATA         |
| V <sub>SS</sub> [        | 8  | 9  | A J DISABLE       |

### **BLOCK DIAGRAM**



### FUNCTION TABLE

|       |       | Data D | isable | Data | Output         |
|-------|-------|--------|--------|------|----------------|
| Reset | Clock | A B    |        | D    | Q              |
| 1     | Х     | Х      | Х      | Х    | 0              |
| 0     | 0     | Х      | Х      | Х    | Q <sub>n</sub> |
| 0     |       | 1      | Х      | Х    | Q <sub>n</sub> |
| 0     |       | Х      | 1      | Х    | Q <sub>n</sub> |
| 0     | 7     | 0      | 0      | 0    | 0              |
| 0     | 7     | 0      | 0      | 1    | 1              |

When either output disable A or B (or both) is (are) high the output is disabled to the high-impedance state; however sequential operation of the flip-flops is not affected. X = Don't Care.

### ELECTRICAL CHARACTERISTICS (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                                                     |           |                 |                        | –55°C                         |                      | °C 25°C                       |                                           |                      | 125°C                         |                      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                                                                      |           | Symbol          | V <sub>DD</sub><br>Vdc | Min                           | Max                  | Min                           | Typ<br>(Note 2)                           | Max                  | Min                           | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                                                            | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0 \text{ or } V_{DD}$                                                                                                                                                     | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                           | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | Vdc  |
| Input Voltage<br>$(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$                               | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | _<br>_<br>_                   | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_{O} = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_{O} = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_{O} = 1.5 \text{ or } 13.5 \text{ Vdc})$                                          | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              | -<br>-<br>-          | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25                      |                      | 3.5<br>7.0<br>11              |                      | Vdc  |
| $\begin{array}{l} \text{Output Drive Current} \\ (V_{OH} = 2.5 \text{ Vdc}) \\ (V_{OH} = 4.6 \text{ Vdc}) \\ (V_{OH} = 9.5 \text{ Vdc}) \\ (V_{OH} = 13.5 \text{ Vdc}) \end{array}$ | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-          | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8            | -<br>-<br>-          | -1.7<br>-0.36<br>-0.9<br>-2.4 |                      | mAdo |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                                                        | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8                       | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdo |
| Input Current                                                                                                                                                                       |           | l <sub>in</sub> | 15                     | -                             | ±0.1                 | -                             | ±0.00001                                  | ±0.1                 | -                             | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                                                          |           | C <sub>in</sub> | -                      | -                             | -                    | -                             | 5.0                                       | 7.5                  | -                             | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                                                  |           | I <sub>DD</sub> | 5.0<br>10<br>15        |                               | 5.0<br>10<br>20      |                               | 0.005<br>0.010<br>0.015                   | 5.0<br>10<br>20      |                               | 150<br>300<br>600    | μAdc |
| Total Supply Current (Notes<br>(Dynamic plus Quiescer<br>Per Package)<br>( $C_L = 50 \text{ pF}$ on all outpu<br>buffers switching)                                                 | nt,       | ŀτ              | 5.0<br>10<br>15        |                               | ·                    | $I_{T} = (1$                  | .75 μA/kHz)<br>.50 μA/kHz)<br>.25 μA/kHz) | f + I <sub>DD</sub>  | ·                             | <u> </u>             | μAdc |
| Three-State Leakage Curre                                                                                                                                                           | ent       | I <sub>TL</sub> | 15                     | -                             | ±0.1                 | -                             | ±0.0001                                   | ±0.1                 | _                             | ±3.0                 | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product Deta labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
The formulas given are for the typical characteristics only at 25°C.
To calculate total supply current at loads other than 50 pF:

 $I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$ 

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.002.

## SWITCHING CHARACTERISTICS (Note 5) (CL = 50 pF, TA = $25^{\circ}$ C)

| Characteristic                                                                                                                                                                                                                                  | Symbol                              | V <sub>DD</sub><br>Vdc | Min               | <b>Typ</b><br>(Note 6) | Max               | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-------------------|------------------------|-------------------|------|
| Output Rise and Fall Time<br>$t_{TLH}$ , $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$<br>$t_{TLH}$ , $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$<br>$t_{TLH}$ , $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$         | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 100<br>50<br>40        | 200<br>100<br>80  | ns   |
| Propagation Delay Time<br>Clock to Q<br>$t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 215 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 92 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 65 \text{ ns}$ | tplh, tphl                          | 5.0<br>10<br>15        | -<br>-<br>-       | 300<br>125<br>90       | 600<br>250<br>180 | ns   |
| Reset to Q<br>$t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 215 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 92 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 65 \text{ ns}$                           |                                     | 5.0<br>10<br>15        | -<br>-<br>-       | 300<br>125<br>90       | 600<br>250<br>180 |      |
| 3–State Propagation Delay, Output "1" or "0"<br>to High Impedance                                                                                                                                                                               | t <sub>PHZ</sub> , t <sub>PLZ</sub> | 5.0<br>10<br>15        |                   | 150<br>60<br>45        | 300<br>120<br>90  | ns   |
| 3–State Propagation Delay, High Impedance<br>to "1" or "0" Level                                                                                                                                                                                | t <sub>PZH</sub> , t <sub>PZL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 200<br>80<br>60        | 400<br>160<br>120 | ns   |
| Clock Pulse Width                                                                                                                                                                                                                               | t <sub>WH</sub>                     | 5.0<br>10<br>15        | 260<br>110<br>80  | 130<br>55<br>40        | -<br>-<br>-       | ns   |
| Reset Pulse Width                                                                                                                                                                                                                               | t <sub>WH</sub>                     | 5.0<br>10<br>15        | 370<br>150<br>110 | 185<br>75<br>55        | -<br>-<br>-       | ns   |
| Data Setup Time                                                                                                                                                                                                                                 | t <sub>su</sub>                     | 5.0<br>10<br>15        | 30<br>10<br>4     | 15<br>5<br>2           | -<br>-<br>-       | ns   |
| Data Hold Time                                                                                                                                                                                                                                  | t <sub>h</sub>                      | 5.0<br>10<br>15        | 130<br>60<br>50   | 65<br>30<br>25         | -<br>-<br>-       | ns   |
| Data Disable Setup Time                                                                                                                                                                                                                         | t <sub>su</sub>                     | 5.0<br>10<br>15        | 220<br>80<br>50   | 110<br>40<br>25        | -<br>-<br>-       | ns   |
| Clock Pulse Rise and Fall Time                                                                                                                                                                                                                  | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        |                   | -<br>-<br>-            | 15<br>5<br>4      | μs   |
| Clock Pulse Frequency                                                                                                                                                                                                                           | f <sub>cl</sub>                     | 5.0<br>10<br>15        |                   | 3.6<br>9.0<br>12       | 1.8<br>4.5<br>6.0 | MHz  |

The formulas given are for the typical characteristics only at 25°C.
Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

20 ns





🗲 20 ns

OUTPUT DISABLE A 10 OUTPUT DISABLE B 2 **O** Q D D0 14 O С <sub>R</sub> Q Q0 **O** 3 DATA DISABLE A 9 O DATA DISABLE B 10 O Q D D1 13 O-С <sub>R</sub> Q Q1 CLOCK 7 O Q D D2 12 O С RQ Q2 25 Q D D3 11 O RQ С Q3 **O**6 RESET 15 O

### EQUIVALENT FUNCTIONAL BLOCK DIAGRAM

### **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup>    |
|----------------|----------------------|--------------------------|
| MC14076BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14076BDR2G   | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| NLV14076BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.

#### PACKAGE DIMENSIONS



NOTES

- DIMENSIONING AND TOLERANCING PER ANSI 1. Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) 4.

PER SIDE DIMENSION D DOES NOT INCLUDE DAMBAR 5 PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386  | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150  | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054  | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014  | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016  | 0.049 |  |
| G   | 1.27   | BSC    | 0.050  | 0 BSC |  |
| J   | 0.19   | 0.25   | 0.008  | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004  | 0.009 |  |
| M   | 0°     | 7°     | 0 °    | 7°    |  |
| Р   | 5.80   | 6.20   | 0.229  | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010  | 0.019 |  |

#### SOLDERING FOOTPRINT\*



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the online of states and/or other control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the control to the secrets, and states and/or other control to the secrets, and other industries, Ltc (SoLLC) of its subsidiaries interventee to the secrets, and secrets, and other interventee to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use a component in surface intervent in events in the surface in which any being in which any being individed for experiments. or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative