# ASSP For Power Supply Applications BIPOLAR

# Power Voltage Monitoring IC with Watchdog Timer

# MB3793-37A

#### **■ DESCRIPTION**

The MB3793 is an integrated circuit to monitor power voltage; it incorporates a watchdog timer.

A reset signal is output when the power is cut or falls abruptly. When the power recovers normally after resetting, a power-on reset signal is output to microprocessor units (MPUs). An internal watchdog timer with two inputs for system operation diagnosis can provide a fall-safe function for various application systems.

There is also a mask option that can detect voltages of 4.9 to 2.4 V in 0.1-V steps.

The model number is MB3793-37A corresponding to the detected voltage. The model number and package code are as shown below.

| Model No.  | Marking code | Detection voltage |
|------------|--------------|-------------------|
| MB3793-37A | 3793AF       | 3.7 V             |

#### **■ FEATURES**

- Precise detection of power voltage fall: ±2.5%
- · Detection voltage with hysteresis
- Low power dispersion: Icc =  $30 \mu A$  (reference)
- Internal dual-input watchdog timer
- Watchdog-timer halt function (by inhibition pin)
- Independently-set wacthdog and reset times
- Two types of packages (SOP-8pin : 2 types)

#### **■** APPLICATION

Arcade Amusement etc



### **■ PIN ASSIGNMENT**



#### **■ PIN DESCRIPTION**

| Pin no. | Symbol | Descriptions                            | Pin no. | Symbol | Descriptions       |
|---------|--------|-----------------------------------------|---------|--------|--------------------|
| 1       | RESET  | Outputs reset pin                       | 5       | Vcc    | Power supply pin   |
| 2       | CTW    | Watchdog timer monitor time setting pin | 6       | INH    | Inhibit pin        |
| 3       | СТР    | Power-on reset hold time setting pin    | 7       | CK2    | Inputs clock 2 pin |
| 4       | GND    | Ground pin                              | 8       | CK1    | Inputs clock 1 pin |

#### **■ BLOCK DIAGRAM**



#### **■ BLOCK DESCRIPTION**

#### 1. Comp. S

Comp. S is a comparator with hysteresis to compare the reference voltage with a voltage ( $V_s$ ) that is the result of dividing the power voltage ( $V_{cc}$ ) by resistors 1 and 2. When  $V_s$  falls below 1.24 V, a reset signal is output. This function enables the MB3793 to detect an abnomality within 1  $\mu s$  when the power is cut or falls abruptly.

#### 2. Output circuit

The output circuit contains a RESET output control comparator that compares the voltage at the CTP pin to the threshold voltage to release the RESET output if the CTP pin voltage exceeds the threshold value.

Since the reset (RESET) output buffer has CMOS organization, no pull-up resistor is needed.

#### 3. Pulse generator

The pulse generator generates pulses when the voltage at the CK1 and CK2 clock pins changes to High from Low level (positive-edge trigger) and exceeds the threshold voltage; it sends the clock signal to the watchdog timer.

#### 4. Watchdog timer

The watchdog timer can monitor two clock pulses. Short-circuit the CK1 and CK2 clock pins to monitor a single clock pulse.

#### 5. Inhibition pin

The inhibition (INH) pin forces the watchdog timer on/off. When this pin is High level, the watchdog timer is stopped.

#### 6. Logic circuit

The logic circuit contains flip-flops.

Flip-flop RSFF1 controls the charging and discharging of the power-on reset hold time setting capacitor (C<sub>TP</sub>).

Flip-flop RSFF2 turns on/off the circuit that accelerates charging of the power-on reset hold time setting capacitor  $(C_{TP})$  at a reset. The RSFF2 operates only at a reset; it does not operate at a power-on reset when the power is turned on.

#### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter             |       | Symbol                     | Conditions | Rat         | Unit |       |
|-----------------------|-------|----------------------------|------------|-------------|------|-------|
|                       |       | Syllibol                   | Conditions | Min         | Max  | Oille |
| Power supply voltage* |       | Vcc                        | _          | -0.3        | +7   | V     |
|                       | CK1   | Vcк1                       | _          |             |      |       |
| Input voltage*        | CK2   | Vск2                       | _          | -0.3        | +7   | V     |
|                       | INH   | linh                       | _          |             |      |       |
| Reset output current  | RESET | <b>І</b> оь<br><b>І</b> он | _          | -10         | +10  | mA    |
| Allowable loss        |       | P <sub>D</sub>             | Ta ≤ +85°C | _           | 200  | mW    |
| Storage temperature   |       | Tstg                       | _          | <b>-</b> 55 | +125 | °C    |

<sup>\*:</sup> The power supply voltage is based on the ground voltage (0 V).

**WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### ■ RECOMMENDED OPERATING CONDITIONS

| Parameter                                        | Symbol     | Conditions |            | Unit |     |      |
|--------------------------------------------------|------------|------------|------------|------|-----|------|
| r ai airietei                                    | Symbol     | Conditions | Min        | Тур  | Max | Onit |
| Power supply voltage                             | Vcc        | _          | 1.2        | _    | 6.0 | V    |
| Reset (RESET) output current                     | Іоь<br>Іон | _          | <b>-</b> 5 | _    | +5  | mA   |
| Power-on reset hold time setting capacity        | Стр        | _          | 0.001      | _    | 10  | μF   |
| Watchdog-timer monitoring time setting capacity* | Стw        | _          | 0.001      | _    | 1   | μF   |
| Operating ambient temperature                    | Та         | _          | -40        | _    | +85 | °C   |

<sup>\*:</sup> The watchdog timer monitor time range depends on the rating of the setting capacitor.

**WARNING:** The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. DC Characteristics

 $(Vcc = +5 V, Ta = +25^{\circ}C)$ 

| Parameter                               | Symbol |                | Conditions                                   |         | Unit |         |       |
|-----------------------------------------|--------|----------------|----------------------------------------------|---------|------|---------|-------|
| Parameter                               | Symbol | Conditions     |                                              | Min     | Тур  | Max     | Oiiit |
| Power supply current                    | Icc1   | After exit fro | om reset                                     | _       | 30   | 50      | μΑ    |
|                                         | VsL    | Vcc falling    | Ta = +25°C                                   | 3.60    | 3.70 | 3.80    | V     |
| Detection voltage                       | VSL    | vcc railing    | Ta = $-40^{\circ}$ C to $+85^{\circ}$ C      | (3.55)* | 3.70 | (3.85)* | V     |
| Detection voltage                       | VsH    | Ves rigina     | Ta = +25°C                                   | 3.69    | 3.79 | 3.89    | V     |
|                                         | VSH    | Vcc rising     | $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$ | (3.64)* | 3.79 | (3.94)* | V     |
| Detection voltage hysteresis difference | Vshys  | VsH - VsL      |                                              | 40      | 85   | 130     | mV    |
| Clock input throubold voltage           | VciH   | Vcih CK rising |                                              | (1.4)*  | 1.9  | 2.5     | V     |
| Clock-input threshold voltage           | VcIL   | CK falling     |                                              | 0.8     | 1.3  | (1.8)*  | V     |
| Clock-input hysteresis                  | Vchts  |                | _                                            | (0.4)*  | 0.6  | (0.8)*  | V     |
| Inhibition input voltage                | VIIH   | <del>_</del>   |                                              | 3.5     | _    | _       | V     |
| Inhibition-input voltage                | VIIL   | _              |                                              | _       | 0    | 0.8     |       |
| Input current                           | Іін    | Vск = 5 V      |                                              | _       | 0    | 1.0     | μΑ    |
| (CK1, CK2, INH)                         | Iı∟    | Vck = 0 V      |                                              | -1.0    | 0    | _       | μΑ    |
| Poset output voltage                    | Vон    | IRESET = −5 mA |                                              | 4.5     | 4.75 | _       | V     |
| Reset output voltage                    | Vol    | IRESET = +5 mA |                                              | _       | 0.12 | 0.4     | V     |
| Reset-output minimum power voltage      | Vccl   |                | μΑ                                           | _       | 0.8  | 1.2     | V     |

<sup>\*:</sup> The values enclosed in parentheses ( ) are setting assurance values.

#### 2. AC Characteristics

 $(Vcc = +5 V, Ta = +25^{\circ}C)$ 

| Parameter                       |                          | Symbol Conditions |                                                 |         | Unit |         |       |
|---------------------------------|--------------------------|-------------------|-------------------------------------------------|---------|------|---------|-------|
|                                 |                          | Symbol            | Conditions                                      | Min     | Тур  | Max     | Offic |
| Power-on reset hold time        | Power-on reset hold time |                   | C <sub>TP</sub> = 0.1 μF                        | 80      | 130  | 180     | ms    |
| Vcc input pulse width           |                          | <b>t</b> PI       | C <sub>TP</sub> = 0.1 μF                        | (110)*2 | _    | _       | μs    |
| Vcc delay time                  |                          | <b>t</b> PD       | C <sub>TP</sub> = 0.1 μF                        | _       | 20   | (100)*2 | μs    |
| Watchdog timer reset time       |                          | <b>t</b> wD       | $C_{TW} = 0.01 \ \mu F,$ $C_{TP} = 0.1 \ \mu F$ | 7.5     | 15   | 22.5    | ms    |
| Watchdog timer reset time       |                          | <b>t</b> wr       | C <sub>TP</sub> = 0.1 μF                        | 5       | 10   | 15      | ms    |
| Clock input pulse width         |                          | <b>t</b> ckw      | _                                               | 500     | _    | _       | ns    |
| Clock input pulse cycle         |                          | <b>t</b> cкт      | _                                               | 20      | _    | _       | μs    |
| Reset (RESET) output transition | Rising                   | tr*1              | C∟ = 50 pF                                      | _       | _    | 500     | ns    |
| time*1                          | Falling                  | <b>t</b> f*2      | C <sub>L</sub> = 50 pF                          | _       | _    | 500     | ns    |

<sup>\*1:</sup>The voltage range is 10% to 90% at testing the reset output transition time.

<sup>\*2:</sup>The values enclosed in parentheses ( ) are setting assurance values.

### **■ DIAGRAM**

## 1. Basic operation (Positive clock pulse)



# 2. Basic operation (Negative clock pulse)



### Single-clock input monitoring (Positive clock pulse)



timer monitor time two to the time that allows the MB3793 to monitor the period twice as long as the input clock pulse.

# 4. Inhibition operation (Positive clock pulse)



#### 5. Clock pulse input supplementation (Positive clock pulse)



Note: The MB3793 watchdog timer monitors Clock1 (CK1) and Clock2 (CK2) pulses alternately. When a CK2 pulse is detected after detecting a CK1 pulse, the monitoring time setting capacity (C<sub>Tw</sub>) switches to charging from discharging.

When two consecutive pulses occur on one side of this alternation before switching, the second pulse is ignored.

In the above figure, pulse \*1 and \*2 are ignored.

#### **■ OPERATION SEQUENCE**

#### 1. Positive clock pulse input

See "1. Basic operation (positive clock pulse)" under "■ DIAGRAM."

#### 2. Negative clock pulse input

See "2. Basic operation (negative clock pulse)" under "■ DIAGRAM."

The MB3793 operates in the same way whether it inputs positive or negative pulses.

#### 3. Clock monitoring

To use the MB3793 while monitoring only one clock, connect clock pins CK1 and CK2.

Although the MB3793 operates basically in the same way as when monitoring two clocks, it monitors the clock signal at every other input pulse.

See "3. Single-clock input monitoring (positive clock pulse)" under "■ DIAGRAM."

#### 4. Description of Operations

The numbers given to the following items correspond to numbers (1) to (13) used in "■ DIAGRAM."

- (1) The MB3793 outputs a reset signal when the supply voltage (Vcc) reaches about 0.8 V (Vccl)
- (2) If  $V_{CC}$  reaches or exceeds the rise-time detected voltage  $V_{SH}$ , the MB3793 starts charging the power-on reset hold time setting capacitor  $C_{TP}$ . At this time, the output remains in a reset state. The  $V_{SH}$  value is about 3.79 V.

(3) When C<sub>TP</sub> has been charged for a certain period of time t<sub>PR</sub> (until the CTP pin voltage exceeds the threshold voltage (V<sub>th</sub>) after the start of charging), the MB3793 cancels the reset (setting the RESET pin to "H" level from "L" level).

The  $V_{th}$  value is about 3.6 V with  $V_{cc} = 5.0 \text{ V}$ 

The power-on reset hold timer monitor time tpr is set with the following equation:

 $t_{PR}$  (ms)  $= A \times C_{TP}$  ( $\mu F$ )

The value of A is about 1300 with  $V_{CC} = 5.0 \text{ V}$ . The MB3793 also starts charging the watchdog timer monitor time setting capacitor ( $C_{TW}$ ).

- (4) When the voltage at the watchdog timer monitor time setting pin CTW reaches the "H" level threshold voltage VH, the CTW switches from the charge state to the discharge state.
  - The value of V<sub>H</sub> is always about 1.24 V regardless of the detected voltage.
- (5) If the CK2 pin inputs a clock pulse (positive edge trigger) when the C<sub>TW</sub> is being discharged in the CK1-CK2 order or simultaneously, the C<sub>TW</sub> switches from the discharge state to the charge state.

  The MB3793 repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses with the system logic circuit operating normally.
- (6) If no clock pulse is fed to the CK1 or CK2 pin within the watchdog timer monitor time two due to some problem with the system logic circuit, the CTW pin is set to the "L" level threshold voltage V<sub>L</sub> or less and the MB3793 outputs a reset signal (setting the RESET pin to "L" level from "H" level).

The value of V<sub>L</sub> is always about 0.24 V regardless of the detected voltage.

The watchdog timer monitor time two is set with the following equation:

two (ms)  $\equiv$  B  $\times$  C<sub>TW</sub> ( $\mu$ F)

The value of B is hardly affected by the supply voltage; it is about 1500 with  $V_{CC} = 5.0 \text{ V}$ .

(7) When a certain period of time twee has passed (until the CTP pin voltage reaches or exceeds Vth again after recharging the CTP), the MB3793 cancels the reset signal and starts operating the watchdog timer.

The watchdog timer monitor reset time two is set with the following equation:

twr (ms) = D x C<sub>TP</sub> ( $\mu$ F)

The value of D is about 100 with Vcc = 5.0 V.

The MB3793 repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses. If no clock pulse is input, the MB3793 repeats operations (6) and (7).

- (8) If Vcc is lowered to the fall-time detected voltage (VsL) or less, the CTP pin voltage decreases and the MB3793 outputs a reset signal (setting the RESET pin to "L" level from "H" level). The value of VsL is 3.7 V
- (9) When Vcc reaches or exceeds VsH again, the MB3793 starts charging the CTP.
- (10) When the CTP pin voltage reaches or exceeds V<sub>th</sub>, the MB3793 cancels the reset and restarts operating the watchdog timer. It repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses.
- (11) Making the inhibit pin active (setting the INH pin to "H" from "L") forces the watchdog timer to stop operation. This stops only the watchdog timer, leaving the MB3793 monitoring Vcc (operations (8) to (10)). The watchdog timer remains inactive unless the inhibit input is canceled.
- (12) Canceling the inhibit input (setting the INH pin to "L" from "H") restarts the watchdog timer.
- (13) The reset signal is output when the power supply is turned off to set V<sub>CC</sub> to V<sub>SL</sub> or less.

#### **■ TYPICAL CHARACTERISTICS**





Reset output voltage-Reset output current (P-MOS side)



Reset output voltage-Reset output current (N-MOS side)



(Continued)









(Continued)

#### (Continued)



Power-on reset hold time setting capacitance:  $C_{\text{TP}}\left(\mu F\right)$ 

#### Watchdog timer reset time -C<sub>TP</sub> capacitance Watchdog timer reset time: twn (ms) 10<sup>3</sup> 10<sup>2</sup> Ta = −40°C 10¹ Ta = +25°Ċ Ta = +85°C $10^{-2}$ $10^{-4}$ 10-3 $10^{-2}$ $10^{-1}$ 10<sup>1</sup> 10<sup>2</sup>

Power-on reset hold time setting capacitance:  $$C_{\text{TP}}\left(\mu F\right)$$ 

# Watchdog-timer monitoring time - C™ capacitance



Watchdog-timer monitoring time setting capacitance:  $C_{TW}$  ( $\mu F$ )

#### **■ APPLICATION EXAMPLE**

#### 1. Supply voltage monitor and watchdog timer (1-clock monitor)



## 2. Supply voltage monitor and watchdog timer stop



#### **■ TYPICAL APPLICATION**



\*: Use a capacitor with less leakage current.

#### 1. Equation of time-setting capacitances (CTP and CTW) and set time

$$\begin{split} \text{tpr} \; [\text{ms}] \; &\stackrel{\text{\tiny !}}{=} \; \mathsf{A} \times \mathsf{C}_\mathsf{TP} \, [\mu\mathsf{F}] \\ \text{two} \; [\text{ms}] \; &\stackrel{\text{\tiny !}}{=} \; \mathsf{B} \times \mathsf{C}_\mathsf{TW} \, [\mu\mathsf{F}] + \mathsf{C} \times \mathsf{C}_\mathsf{TP} \, [\mu\mathsf{F}] \\ \text{However, when} \; &\frac{\mathsf{C}_\mathsf{TP}}{\mathsf{C}_\mathsf{TW}} \leq \mathsf{about} \; \mathsf{10, two} \; [\text{ms}] \; \stackrel{\text{\tiny !}}{=} \; \mathsf{B} \times \mathsf{C}_\mathsf{TW} \, [\mu\mathsf{F}] \\ \text{twr} \; \; [\text{ms}] \; &\stackrel{\text{\tiny !}}{=} \; \mathsf{D} \times \mathsf{C}_\mathsf{TP} \, [\mu\mathsf{F}] \end{split}$$

Values of A, B, C, and D

| Α    | В    | С | D   | Remark      |
|------|------|---|-----|-------------|
| 1300 | 1500 | 0 | 100 | Vcc = 5.0 V |

#### 2. (Example) when $C_{TP}$ = 0.1 $\mu F$ and $C_{TW}$ = 0.01 $\mu F$

|              | <b>t</b> PR | ≒ 130 |
|--------------|-------------|-------|
| time<br>(ms) | <b>t</b> wD | ≒ 15  |
| (****)       | <b>t</b> wr | ≒ 10  |

#### **■ NOTES ON USE**

- Take account of common impedance when designing the earth line on a printed wiring board.
- Take measures against static electricity.
  - For semiconductors, use antistatic or conductive containers.
  - When storing or carrying a printed circuit board after chip mounting, put it in a conductive bag or container.
  - The work table, tools and measuring instruments must be grounded.
  - The worker must put on a grounding device containing 250 k $\Omega$  to 1 M $\Omega$  resistors in series.
- Do not apply a negative voltage
  - Applying a negative voltage of –0.3 V or less to an LSI may generate a parasitic transistor, resulting in malfunction.

#### ■ ORDERING INFORMATION

| Part number         | Package                           | Remarks              |
|---------------------|-----------------------------------|----------------------|
| MB3793-37APF-□□□    | 8-pin Plastic SOP<br>(FPT-8P-M01) | conventional version |
| MB3793-37APNF-□□□   | 8-pin Plastic SOP<br>(FPT-8P-M02) | conventional version |
| MB3793-37APF-□□□E1  | 8-pin Plastic SOP<br>(FPT-8P-M01) | Lead Free version    |
| MB3793-37APNF-□□□E1 | 8-pin Plastic SOP<br>(FPT-8P-M02) | Lead Free version    |

#### ■ RoHS Compliance Information of Lead (Pb) Free version

The LSI products of Fujitsu with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE).

The product that conforms to this standard is added "E1" at the end of the part number.

### **■ MARKING FORMAT (Lead Free version)**



### ■ LABELING SAMPLE (Lead free version)



# ■ MB3793-37APF-□□□E1, MB3793-37APNF-□□□E1 RECOMMENDED CONDITIONS OF MOISTURE SENSITIVITY LEVEL

| Item               | Condition                                                                                             |                                                                 |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|--|--|
| Mounting Method    | IR (infrared reflow), Manual so                                                                       | IR (infrared reflow), Manual soldering (partial heating method) |  |  |  |  |
| Mounting times     | 2 ti                                                                                                  | 2 times                                                         |  |  |  |  |
|                    | Before opening                                                                                        | Please use it within two years after Manufacture.               |  |  |  |  |
| Storage period     | From opening to the 2nd Less than 8 days reflow                                                       |                                                                 |  |  |  |  |
|                    | When the storage period after Please processes within 8 opening was exceeded after baking (125 °C, 24 |                                                                 |  |  |  |  |
| Storage conditions | 5 °C to 30 °C, 70%RH or less (the lowest possible humidity)                                           |                                                                 |  |  |  |  |

#### [Temperature Profile for FJ Standard IR Reflow]

#### (1) IR (infrared reflow)



(a) Temperature Increase gradient : Average 1 °C/s to 4 °C/s

(b) Preliminary heating : Temperature 170 °C to 190 °C, 60s to 180s

(c) Temperature Increase gradient : Average 1 °C/s to 4 °C/s

(d) Actual heating : Temperature 260 °C MAX; 255C or more, 10s or less

(d') : Temperature 230 °C or more, 40s or less

or

Temperature 225 °C or more, 60s or less

or

Temperature 220 °C or more, 80s or less

(e) Cooling : Natural cooling or forced cooling

Note: Temperature: the top of the package body

#### (2) Manual soldering (partial heating method)

Conditions: Max Temperature 400 °C

Times : 5 s max/pin

#### **■ PACKAGE DIMENSIONS**





(Continued)

#### (Continued)





# **FUJITSU LIMITED**

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

Edited Business Promotion Dept.