ЛИIAXI/U

## Low-Cost, 2-Channel, $\pm 14-B i t$ Serial ADCs

General Description
The MAX110/MAX111 analog-to-digital converters (ADCs) use an internal auto-calibration technique to achieve 14-bit resolution plus overrange, with no external components. Operating supply current is only $550 \mu \mathrm{~A}$ (MAX110) and reduces to $4 \mu \mathrm{~A}$ in power-down mode, making these ADCs ideal for high-resolution bat-tery-powered or remote-sensing applications. A fast serial interface simplifies signal routing and opto-isolation, saves microcontroller pins, and offers compatibility with SPI ${ }^{\text {TM }}$, QSPITM, and MICROWIRE ${ }^{\text {TM }}$. The MAX110 operates with $\pm 5 \mathrm{~V}$ supplies, and converts differential analog signals in the -3 V to +3 V range. The MAX111 operates with a single +5 V supply and converts differential analog signals in the $\pm 1.5 \mathrm{~V}$ range, or singleended signals in the 0 V to +1.5 V range.
Internal calibration allows for both offset and gain-error correction under microprocessor ( $\mu \mathrm{P}$ ) control. Both devices are available in space-saving 16-pin DIP and SO packages, as well as an even smaller 20-pin SSOP package.

Applications
Process Control
Weigh Scales
Panel Meters
Data-Acquisition Systems
Temperature Measurement
Typical Operating Circ uit


- Single +5V Supply (MAX111)
- Two Differential Input Channels
- 14-Bit Resolution Plus Sign and Overrange
- 0.03\% Linearity (MAX110)
0.05\% Linearity (MAX111)
- Low Power Consumption:

550 $\mu \mathrm{A}$ (MAX110) 640 $\mu$ A (MAX111) $4 \mu \mathrm{~A}$ Shutdown Current

- Up to 50 Conversions/sec
- $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection
- Auto-Calibration Mode
- No External Components Required
- 16-Pin DIP/SO, 20-Pin SSOP
$\qquad$ Ordering Information

| PART | TEMP. RANGE | PIN-PACKAGE | INL(\%) |
| :--- | :--- | :--- | :--- |
| MAX110ACPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.03$ |
| MAX110BCPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.05$ |
| MAX110ACWE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.03$ |
| MAX110BCWE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.05$ |
| MAX110ACAP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.03$ |
| MAX110BCAP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.05$ |
| MAX110BC/D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Dice ${ }^{*}$ | $\pm 0.05$ |

Ordering Information continued at end of data sheet.

* Contact factory for dice specifications.

Pin Configurations


SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp.

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$

## ABSOLUTE MAXIMUM RATINGS

VDD to GND ......................................................................... 6 V

Vss to GND (MAX110)............................................. 0.3 V to -6V
AGND to DGND..................................................... 0.3 V to +0.3 V
$\mathrm{V}_{\mathrm{IN} 1+}$, $\mathrm{V}_{\mathrm{IN} 1-\ldots . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~}^{\text {(VDD }}+0.3 \mathrm{~V}$ ) to ( $\mathrm{VSS}_{\text {S }}-0.3 \mathrm{~V}$ )
VIN2+, VIN2-
.$(\mathrm{VDD}+0.3 \mathrm{~V})$ to $(\mathrm{V}$ SS $-0.3 \mathrm{~V})$
$V_{\text {REF }}$, $\mathrm{V}_{\text {REF }}$
( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) to ( $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ )
Digital Inputs and Outputs
.. (VDD +0.3 V ) to -0.3 V
Continuous Power Dissipation
16-Pin Plastic DIP (derate $10.53 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ..... 842 mW
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS—MAX110

$\left(V_{D D}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{S S}=-5 \mathrm{~V} \pm 5 \%, f \times C L K=1 \mathrm{MHz}, \div 2\right.$ mode $(\mathrm{DV} 2=1), 81,920$ CLK cycles/conv, $\mathrm{V}_{\text {REF }+}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}-=-1.5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY (Note 1) |  |  |  |  |  |  |  |
| Resolution | RES | (Note 2) |  | $\begin{aligned} & 14+\mathrm{POL} \\ & +\mathrm{OFL} \end{aligned}$ |  |  | Bits |
| Differential Nonlinearity | DNL | (Notes 3, 4) |  |  |  | $\pm 2$ | LSB |
| No-Missing-Codes Resolution |  | (Note 3) |  | $\begin{gathered} \hline 13+\mathrm{POL} \\ +\mathrm{OFL} \end{gathered}$ |  |  | Bits |
| Relative Accuracy (Notes 3, 5-7) | INL | MAX110AC/E | $-\mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {REF }}$ |  | $\pm 0.03$ | $\pm 0.06$ | \%FSR |
|  |  |  | $-0.83 \times \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq 0.83 \times \mathrm{V}_{\text {REF }}$ |  | $\pm 0.015$ | $\pm 0.03$ |  |
|  |  | MAX110BC/E | $-\mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {REF }}$ | $\pm 0.04$ |  |  |  |
|  |  |  | $-0.83 \times V_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq 0.83 \times \mathrm{V}_{\text {REF }}$ |  | $\pm 0.018$ |  |  |
|  |  | MAX110BM | $-\mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {REF }}$ | $\pm 0.1$ |  |  |  |
|  |  |  | $-0.83 \times \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq 0.83 \times \mathrm{V}_{\text {REF }}$ | $\pm 0.05$ |  |  |  |
| Offset Error |  | $\mathrm{V}_{\mathrm{IN}+}=\mathrm{V}_{\text {IN }-}=0 \mathrm{~V}$ |  |  |  | $\pm 4$ | mV |
| Offset Error <br> Temperature Drift |  | After offset null |  | 0.003 |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | Uncalibrated |  | 0.02 |  |  |  |
| Common-Mode Rejection Ratio | CMRR | $-2.5 \mathrm{~V} \leq\left(\mathrm{V}_{\mathrm{IN}+}=\mathrm{V}^{\prime} \mathrm{N}_{-}\right) \leq 2.5 \mathrm{~V}$ |  | 6 |  |  | ppm/V |
| Full-Scale Error |  | After gain calibration (Note 5) |  |  |  | $\pm 0.1$ | \% |
|  |  | Uncalibrated |  | -8 |  | 0 |  |
| Full-Scale Error Temperature Drift |  |  |  |  | 8 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Power-Supply Rejection |  | $\mathrm{V}_{S S}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V |  |  | 15 |  | ppm |
|  |  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}$ SS $=-4.75 \mathrm{~V}$ to -5.25V |  | 30 |  |  |  |
| ANALOG INPUTS |  |  |  |  |  |  |  |
| Differential Input Voltage Range | VIN | (Note 6) |  | -VREF |  | + $\mathrm{V}_{\text {REF }}$ | V |
| Absolute Input Voltage Range | $\mathrm{V}_{1 \mathrm{~N}_{+}}$, VIN- |  |  | $\begin{gathered} \text { VSS + } \\ 2.25 \end{gathered}$ |  | $\begin{aligned} & \hline \text { VDD - } \\ & 2.25 \end{aligned}$ | V |
| Input Bias Current | IIN+, IIN- |  |  |  |  | 500 | nA |
| Input Capacitance |  | (Note 3) |  |  |  | 10 | pF |

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs

## ELECTRICAL CHARACTERISTICS—MAX110 (continued)

$\left(V_{D D}=5 \mathrm{~V} \pm 5 \%, V_{S S}=-5 \mathrm{~V} \pm 5 \%, f \times C L K=1 \mathrm{MHz}, \div 2\right.$ mode $(\mathrm{DV} 2=1), 81,920$ CLK cycles/conv, $\mathrm{V}_{\text {REF }}+=1.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}-=-1.5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE INPUTS |  |  |  |  |  |  |  |
| Differential Reference Input Voltage Range | VREF |  |  | 0 |  | 3.0 | V |
| Absolute Reference Input Voltage Range | $\mathrm{V}_{\text {REF }+,}$ VREF- |  |  | $\begin{gathered} \hline \text { VSS }+ \\ 2.25 \end{gathered}$ |  | $\begin{aligned} & \hline \text { VDD - } \\ & 2.25 \end{aligned}$ | V |
| Reference Input Current | IREF+, IREF- | $\mathrm{V}_{\text {REF }+}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REF- }}=0 \mathrm{~V}$ |  |  |  | 500 | nA |
| Reference Input Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| CONVERSION TIME |  |  |  |  |  |  |  |
| Synchronous Conversion Time (Note 7) | tconv | 10,240 clock-cycles/conversion |  | 20.48 |  |  | ms |
|  |  | 102,400 clock-cycles/conversion |  | 204.80 |  |  |  |
| Oversampling Clock Frequency | fosc | (Note 8) |  | 0.25 |  | 1.25 | MHz |
| DIGITAL INPUTS ( $\overline{\mathrm{CS}}, \mathrm{SCLK}$, DIN, and XCLK when RCSEL $=0 \mathrm{~V}$ ) |  |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.4 |  |  | V |
| Input Low Voltage | VIL |  |  |  |  | 0.8 | V |
| Input Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| Input Leakage Current | ILKG | Digital inputs | 5V |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS (DOUT, $\overline{\overline{B U S Y}}$, and XCLK when RCSEL $=\mathrm{V}_{\text {DD }}$ ) |  |  |  |  |  |  |  |
| Output Low Voltage | Vol | DOUT, $\overline{\text { BUSY, }}$, I INK $=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
|  |  | XCLK, ISINK $=200 \mu \mathrm{~A}$ |  |  |  | 0.4 |  |
| Output High Voltage | VOH | DOUT, $\overline{B U S Y}, \mathrm{~V}_{\text {DD }}=4.75 \mathrm{~V}$, $\mathrm{ISOURCE}=1.0 \mathrm{~mA}$ |  | $V_{D D}-0.5$ |  |  | V |
|  |  | XCLK, V ${ }_{\text {DD }}=4.75 \mathrm{~V}$, ISOURCE $=200 \mu \mathrm{~A}$ |  | $V_{D D}-0.5$ |  |  |  |
| Leakage Current | ILKG | Vout $=5 \mathrm{~V}$ or 0V |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Output Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| POWER REQUIREMENTS (all digital inputs at 0V or 5V) |  |  |  |  |  |  |  |
| Positive Supply Voltage | VDD | Performance guaranteed by supply rejection test |  | 4.75 |  | 5.25 | V |
| Negative Supply Voltage | VSS | Performance guaranteed by supply rejection test |  | -4.75 |  | -5.25 | V |
| Positive Supply Current | IDD | $\begin{aligned} & \mathrm{VDD}=5.25 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-5.25 \mathrm{~V} \end{aligned}$ | $\text { fXCLK }=500 \mathrm{kHz},$ continuous-conversion mode |  | 550 | 950 | $\mu \mathrm{A}$ |
|  |  |  | XCLK unloaded, continuous-conversion mode, RC oscillator operational (Note 9) | 780 |  |  |  |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{VDD}=5.25 \mathrm{~V}, \\ & \mathrm{VSS}=-5.25 \mathrm{~V} \end{aligned}$ | $\text { fXCLK }=500 \mathrm{kHz},$ continuous-conversion mode |  | 320 | 650 | $\mu \mathrm{A}$ |
| Power-Down Current | IDD | $\mathrm{V} D \mathrm{DD}=5.25 \mathrm{~V}, \mathrm{~V} S \mathrm{~S}=-5.25 \mathrm{~V}, \mathrm{~V} \times C L K=0 \mathrm{~V}, \mathrm{PD}=1$ |  |  | 4 | 10 | $\mu \mathrm{A}$ |
|  | Iss |  |  |  | 0.05 | 2 |  |

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs

## ELECTRICAL CHARACTERISTICS—MAX111

( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{fxCLK}=1 \mathrm{MHz}, \div 2$ mode ( $\mathrm{DV} 2=1$ ), 81,920 CLK cycles/conv, $\mathrm{V}_{\mathrm{REF}+}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs

## ELECTRICAL CHARACTERISTICS—MAX111 (continued)

( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{XCLK}}=1 \mathrm{MHz}, \div 2$ mode ( $\mathrm{DV} 2=1$ ), 81,920 CLK cycles/conv, $\mathrm{V}_{\mathrm{REF}+}=1.5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE INPUTS |  |  |  |  |  |  |  |
| Differential Reference Input Voltage Range | VREF |  |  | 0 |  | 1.5 | V |
| Absolute Reference Input Voltage Range | $\mathrm{V}_{\text {REF }+}$, VREF- |  |  | 0 |  | VDD-3.2 | V |
| Reference Input Current | IREF+, IREF- | $\mathrm{V}_{\text {REF }+}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {REF- }}=0 \mathrm{~V}$ |  |  |  | 500 | nA |
| Reference Input Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| CONVERSION TIME |  |  |  |  |  |  |  |
| Synchronous Conversion | tconv | 10,240 clock-cycles/conversion |  | 20.48 |  |  | ms |
| Time (Note 7) |  | 102,400 clock-cycles/conversion |  | 204.80 |  |  |  |
| Oversampling Clock Frequency | fosc | (Note 8) |  | 0.25 |  | 1.25 | MHz |
| DIGITAL INPUTS ( $\overline{\mathrm{CS}}, \mathrm{SCLK}$, DIN, and XCLK when RCSEL $=0 \mathrm{~V}$ ) |  |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.4 |  |  | V |
| Input Low Voltage | VIL |  |  |  |  | 0.8 | V |
| Input Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| Input Leakage Current | ILKG | Digital inputs | 5 V |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS (DOUT, $\bar{B} U S Y$, and XCLK when RCSEL = VDD) |  |  |  |  |  |  |  |
| Output Low Voltage | VoL | DOUT, $\overline{\text { BUSY }}$, ISINK $=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
|  |  | XCLK, ISINK $=200 \mu \mathrm{~A}$ |  |  |  | 0.4 |  |
| Output High Voltage | Voh | DOUT, $\overline{B U S Y}, \mathrm{~V} D=4.75 \mathrm{~V}$, $\mathrm{ISOURCE}=1.0 \mathrm{~mA}$ |  | $V_{D D}-0.5$ |  |  | V |
|  |  | XCLK, VDD $=4.75 \mathrm{~V}$, ISOURCE $=200 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  |  |  |
| Leakage Current | ILKG | Vout = 5V or 0 V |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Output Capacitance |  | (Note 3) |  |  |  | 10 | pF |
| POWER REQUIREMENTS (all digital inputs at 0V or 5V) |  |  |  |  |  |  |  |
| Positive Supply Voltage | VDD | Performance guaranteed by supply rejection test |  | 4.75 |  | 5.25 | V |
| Supply Current | IDD | $\mathrm{V} D \mathrm{D}=5.25 \mathrm{~V}$ | fxCLK $=500 \mathrm{kHz}$, continuous-conversion mode |  | 640 | 1200 | $\mu \mathrm{A}$ |
|  |  |  | XCLK unloaded, continuous-conversion mode, RC oscillator operational (Note 9) | 960 |  |  |  |
| Power-Down Current | IDD | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, \mathrm{~V} \times C L K=0 \mathrm{~V}, \mathrm{PD}=1$ |  |  | 4 | 10 | $\mu \mathrm{A}$ |

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$

Note 1: These specifications apply after auto-null and gain calibration. Performance at power-supply tolerance limits is guaranteed by power-supply rejection tests. Tests are performed at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{SS}}=-5 \mathrm{~V}$ (MAX110).
Note 2: 32,768 LSBs cover an input voltage range of $\pm \mathrm{V}_{\text {REF }}$ ( 15 bits). An additional bit (OFL) is set for $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {REF }}$.
Note 3: Guaranteed by design. Not subject to production testing.
Note 4: DNL is less than $\pm 2$ counts (LSBs) out of $2^{15}$ counts ( $\pm 14$ bits). The major source of DNL is noise, and this can be further improved by averaging.
Note 5: See 3-Step Calibration section in text.
Note 6: $\mathrm{V}_{\text {REF }}=\left(\mathrm{V}_{\mathrm{REF}+}-\mathrm{V}_{\mathrm{REF}}-\right), \mathrm{V}_{\mathrm{IN}}=\left(\mathrm{V}_{\text {IN1 }}+-\mathrm{V}_{\mathrm{IN} 1-}\right)$ or $\left(\mathrm{V}_{\mathrm{IN} 2+}-\mathrm{V}_{\mathrm{IN} 2-}\right)$. The voltage is interpreted as negative when the voltage at the negative input terminal exceeds the voltage at the positive input terminal.
Note 7: Conversion time is set by control bits CONV1-CONV4.
Note 8: Tested at clock frequency of 1 MHz with the divide-by-2 mode (i.e. oversampling clock of 500 kHz ). See Typical Operating Characteristics section for the effect of other clock frequencies. Also read the Clock Frequency section.
Note 9: This current depends strongly on CxCLK (see Applications Information section).

## TIMING CHARACTERISTICS (see Figure 6)

$\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}(\mathrm{MAX110}), \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}\right.$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CS}}$ to SCLK Setup Time (Note 10) | tCSS | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 60 |  |  | ns |
|  |  | MAX11_C/E |  | 80 |  |  |  |
|  |  | MAX11_BM |  | 100 |  |  |  |
| $\overline{\mathrm{CS}}$ to SCLK Hold Time (Note 10) | tCSH |  |  | 0 |  |  | ns |
| DIN to SCLK Setup Time (Note 10) | tDS | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 60 |  |  | ns |
|  |  | MAX11_C/E |  | 80 |  |  |  |
|  |  | MAX11_BM |  | 100 |  |  |  |
| DIN to SCLK Hold Time (Note 10) | tD |  |  | 0 |  |  | ns |
| SCLK, XCLK Pulse Width (Note 10) | tck | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 100 |  |  | ns |
|  |  | MAX11_C/E |  | 120 |  |  |  |
|  |  | MAX11_BM |  | 160 |  |  |  |
| Data Access Time (Note 10) | tDA | CLOAD $=50 \mathrm{pF}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0 | 35 | 80 | ns |
|  |  |  | MAX11_C/E | 0 |  | 100 |  |
|  |  |  | MAX11_BM | 0 |  | 120 |  |
| SCLK to DOUT Valid Delay (Note 10) | too | CLOAD $=50 \mathrm{pF}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0 | 60 | 100 | ns |
|  |  |  | MAX11__C/E | 0 |  | 120 |  |
|  |  |  | MAX11_BM | 0 |  | 140 |  |
| Bus Relinquish Time (Note 10) | tDH | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 35 | 80 | ns |
|  |  | MAX11__C/E/M |  |  |  | 120 |  |
| RC Oscillator Frequency |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 2.0 |  |  | MHz |
|  |  | MAX11_C/E |  | 1.3 |  | 2.8 |  |
|  |  | MAX11_BM |  | 1.1 |  | 3.0 |  |

Note 10: Timing specifications are guaranteed by design. All input control signals are specified with $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}$ ( $10 \%$ to $90 \%$ of +5 V ) and timed from a +1.6 V voltage level.

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs

## Typical Operating Characteristics

$\left(\right.$ MAX110, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}+}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=-1.5 \mathrm{~V}$, differential input $\left(\mathrm{V}_{\mathrm{I}}+=-\mathrm{V}_{\mathrm{IN}}\right.$ ), $\mathrm{f}_{\mathrm{XCLK}}=1 \mathrm{MHz}, \div 2$ mode $(\mathrm{DV} 2=1)$, 81,920 clocks/conv, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


MAX110 RELATIVE ACCURACY vs. OVERSAMPLING FREQUENCY (fosc)


MAX110 RELATIVE ACCURACY
( $-\mathrm{V}_{\text {REF }}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {REF }}$ )


MAX110 RELATIVE ACCURACY vs. TEMPERATURE


MAX110 POWER DISSIPATION vs.
OVERSAMPLNG FREQUENCY (fosc)


## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$

Typical Operating Characteristics (continued)
(MAX111, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}+}=1.5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}$, differential input $\left(\mathrm{V}_{\mathrm{IN}+}=-\mathrm{V}_{\mathrm{IN}}\right.$ ), $\mathrm{f}_{\mathrm{XCLK}}=1 \mathrm{MHz}, \div 2 \operatorname{mode}(\mathrm{DV} 2=1)$, 81,920 clocks/conv, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)




MAX111 RELATIVE ACCURACY vs. OVERSAMPLING FREQUENCY (fosc)



# Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs 

Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| DIP/SO | SSOP |  |  |
| 1 | 1 | IN1+ | Channel 1 Positive Analog Input |
| 2 | 2 | REF- | Negative Reference Input |
| 3 | 3 | REF+ | Positive Reference Input |
| 4 | 6 | VDD | Positive Power-Supply Input-connect to +5 V |
| 5 | 7 | RCSEL | RC Select Input. Connect to GND to select external clock mode. Connect to $V_{D D}$ to select RC OSC mode. XCLK must be connected to $\mathrm{V}_{\mathrm{DD}}$ or GND through a resistor ( $1 \mathrm{M} \Omega$ or less) when RC OSC mode is selected. |
| 6 | 8 | XCLK | Clock Input / RC Oscillator Output. TTL/CMOS-compatible oversampling clock input when RCSEL = GND. Connects to the internal RC oscillator when RCSEL $=\mathrm{V}_{\mathrm{DD}}$. XCLK must be connected to $V_{D D}$ or GND through a resistor ( $1 \mathrm{M} \Omega$ or less) when RC OSC mode is selected. |
| 7 | 9 | SCLK | Serial Clock Input. TTL/CMOS-compatible clock input for serial-interface data I/O. |
| 8 | 10 | $\overline{\text { BUSY }}$ | Busy Output. Goes low at conversion start, and returns high at end of conversion. |
| 9 | 11 | $\overline{\mathrm{CS}}$ | Chip-Select Input. Pull this input low to perform a control-word-write/data-read operation. A conversion begins when $\overline{\mathrm{CS}}$ returns high, provided $\overline{\mathrm{NO}-\mathrm{OP}}$ is a 1 . See the section Using the MAX110/MAX111 with SPI, QSPI, and MICROWIRE Serial Interfaces. |
| 10 | 12 | DOUT | Serial Data Output. High-impedance when $\overline{\mathrm{CS}}$ is high. |
| 11 | 13 | DIN | Serial Data Input. See Control Register section. |
| 12 | 16 | GND | Digital Ground |
| 13 | 17 | VSS | MAX110 Negative Power-Supply Input-connect to -5V |
| 13 | 17 | AGND | MAX111 Analog Ground |
| 14 | 18 | IN2- | Channel 2 Negative Analog Input |
| 15 | 19 | IN2+ | Channel 2 Positive Analog Input |
| 16 | 20 | IN1- | Channel 1 Negative Analog Input |
| - | 4, 5, 14, 15 | N.C. | No Connect-there is no internal connection to this pin |

## Detailed Description

The MAX110/MAX111 ADC converts low-frequency analog signals to a 16 -bit serial digital output (14 data bits, a sign bit, and an overrange bit) using a first-order sigma-delta loop (Figure 1). The differential input voltage is internally connected to a precision voltage-tocurrent converter. The resulting current is integrated and applied to a comparator. The comparator output then drives an up/down counter and a 1-bit DAC. When the DAC output is fed back to the integrator input, the sigma-delta loop is completed.
During a conversion, the comparator output is a $V_{\text {REF- }}$ to $\mathrm{V}_{\text {REF+ }}$ square wave; its duty cycle is proportional to the magnitude of the differential input voltage applied
to the ADC. The up/down counter clocks data in from the comparator at the oversampling clock rate and averages the pulse-width-modulated (PWM) square wave to produce the conversion result. A 16 -bit static shift register stores the result at the end of the conversion. Figure 2 shows the ADC waveforms for a differential analog input equal to $1 / 2$ (VREF+ $-V_{\text {REF- }}$ ). The resulting comparator and 1-bit DAC outputs are high for seven cycles and low for three cycles of the oversampling clock.
Since the analog input signal is integrated over many clock cycles, much of the signal and quantization noise is attenuated. The more clock cycles allowed during each conversion, the greater the noise attenuation (see Programming Conversion Time).

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$



Figure 1. Functional Diagram

## Oversampling Clock

XCLK internally connects to a clock-frequency divider network, whose output is the ADC oversampling clock, fosc. This allows the selected clock source (internal RC oscillator or external clock applied to XCLK) to be divided by one, two, or four (see Clock Divider-Ratio Control Bits).
Figure 3 shows the two methods for providing the oversampling clock to the MAX110/MAX111. In externalclock mode (Figure 3a), the internal RC oscillator is disabled and XCLK accepts a TTL/CMOS-level clock to provide the oversampling clock to the ADC.
Select external-clock mode (Figure 3a) by connecting RCSEL to GND and a TTL/CMOS-compatible clock to XCLK (see Selecting the Oversampling Clock Frequency).
In RC-oscillator mode (Figure 3b), the internal RC oscillator is active and its output is connected to XCLK (Figure 1). Select RC-oscillator mode by connecting RCSEL to VDD. This enables the internal oscillator and connects it to XCLK for use by the ADC and external system components. Minimize the capacitive loading on XCLK when using the internal RC oscillator.


Figure 2. $A D C$ Waveforms During a Conversion

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs



Figure 3a. Connection for External-Clock Mode

## ADC Operation

The output data from the MAX110/MAX111 is arranged in twos-complement format (Figures 4,5). The sign bit (POL) is shifted out first, followed by the overrange bit (OR), and the 14 data bits (MSB first) (see Figure 6). The MAX110 operates from $\pm 5 \mathrm{~V}$ power supplies and converts low-frequency analog signals in the $\pm 3 \mathrm{~V}$ range when using the maximum reference voltage of $\mathrm{V}_{\text {REF }}=3 \mathrm{~V}\left(\mathrm{~V}_{\text {REF }}=\mathrm{V}_{\text {REF }}+-\mathrm{V}_{\text {REF }}\right)$. Within the $\pm 3 \mathrm{~V}$ input range, greater accuracy is obtained within $\pm 2.5 \mathrm{~V}$ (see Electrical Characteristics for details). Note that a negative input voltage is defined as $\mathrm{VIN}_{\mathrm{I}}->$ VIN+. For the MAX110, the absolute voltage at any analog input pin must remain within the ( $\mathrm{V} S \mathrm{~S}+2.25 \mathrm{~V}$ ) to ( $\mathrm{V} D \mathrm{D}-2.25 \mathrm{~V}$ ) range.
The MAX111 operates from a single +5 V supply and converts low-frequency differential analog signals in the $\pm 1.5 \mathrm{~V}$ range when using the maximum reference voltage of VREF $=1.5 \mathrm{~V}$. As indicated in the Electrical Characteristics, greater accuracy is achieved within the $\pm 1.2 \mathrm{~V}$ range. The absolute voltage at any analog input pin for the MAX111 must remain within OV to VDD-3.2V. When $\mathrm{V}_{\mathrm{IN}}->\mathrm{VIN}_{+}$the input is interpreted as negative.
The overrange bit (OFL) is provided to sense when the input voltage level has exceeded the reference voltage level. The converter does not "saturate" until the input voltage is typically $20 \%$ larger. The linearity is not guaranteed in this range. Note that the overrange bit works


Figure 3b. Connection for Internal RC-Oscillator Mode-XCLK connects to the internal RC oscillator. Note, the pull-up resistor is not necessary if the internal oscillator is never shut down.
properly if the reference voltage remains within the recommended voltage range (see Reference Inputs). If the reference voltage exceeds the recommended input range, the overrange bit may not operate properly.

## Digital Interface-Starting a Conversion

 Data is transferred into and out of the serial I/O shift register by pulling $\overline{\mathrm{CS}}$ low and applying a serial clock at SCLK. This fully static shift register allows SCLK to range from DC to 2 MHz . Output data from the ADC is clocked out on SCLK's falling edge and should be read on SCLK's rising edge. Input data to the ADC at DIN is clocked in on SCLK's rising edge. A new conversion begins when $\overline{C S}$ returns high, provided the MSB in the input control word ( $\overline{\mathrm{NO}-\mathrm{OP} \text { ) }}$ is a 1 (see Using the MAX110/MAX111 with MICROWIRE, SPI, and QSPI Serial Interfaces). Figure 6 shows the detailed serialinterface timing diagram.$\overline{\mathrm{CS}}$ must remain high during the conversion (while $\overline{B U S Y}$ remains low). Bringing CS low during the conversion causes the ADC to stop converting, and may result in erroneous output data.

## Using the MAX110/MAX111 with SPI, QSPI, and MICROWIRE Serial Interfaces

 Figure 7 shows the most common serial-interface connections. The MAX110/MAX111 are compatible with SPI, QSPI (CPHA $=0, C P O L=0)$, and MICROWIRE serial-interface standards.Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs


Figure 4. Differential Transfer Function


Figure 5. Unipolar Transfer Function

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs



Figure 6. Detailed Serial-Interface Timing


Figure 7. Common Serial-Interface Connections

The ADC serial interface operates with just SCLK, DIN, and DOUT (allow sufficient time for the conversion to complete between read/write operations). Achieve continuous operation by connecting $\overline{B U S Y}$ to an uncommitted $\mu \mathrm{P}$ I/O or interrupt, to signal the processor when the conversion results are ready. Figures 8a and 8b show the timing for SPI/MICROWIRE and QSPI operation.
The fully static 16 -bit I/O register allows infinite time between the two 8 -bit read/write operations necessary to obtain the full 16 bits of data with SPI and MICROWIRE. $\overline{C S}$ must remain low during the entire two-byte transfer (Figure 8a). QSPI allows a full 16-bit data transfer (Figure 8b).

Interfacing to the 80C32 Microcontroller Family
Figure 7c shows the general 80C32 connection to the MAX110/MAX111 using Port 1. For a more detailed discussion, see the MAX110 evaluation kit manual.

## I/O Shift Register

Serial data transfer is accomplished with a 16-bit fully static shift register. The 16-bit control word shifted into this register during a data-transfer operation controls the ADC's various functions. The MSB ( $\overline{\mathrm{NO}-\mathrm{OP}}$ ) enables/disables transfer of the control word within the ADC. A logic 1 causes the remaining 15 bits in the control word to be transferred from the I/O register into the control register when $\overline{\mathrm{CS}}$ goes high, updating the ADC's configuration and starting a new conversion. If

Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs


Figure 8a. SPI/MICROWIRE-Interface Timing


Figure 8b. QSPI Serial-Interface Timing

# Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs 

Table 1. Input Control-Word Bit Map

| $\mathbf{1 5}$ | $\mathbf{1 4}$ | $\mathbf{1 3}$ | $\mathbf{1 2}$ | $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{NO}-\mathrm{OP}}$ | NU | NU | CONV4 | CONV3 | CONV2 | CONV1 | DV 4 | DV 2 | NU | NU | CHS | CAL | NUL | PDX | PD |

First bit clocked in.

| BIT | NAME | DESCRIPTION |
| :---: | :---: | :--- |
| 15 | NO-OP | If this bit is a logic high, the remaining 15 LSBs are transferred to the control register and a <br> new conversion begins when $\overline{\text { CS returns high. If this bit is set low, the control word is not }}$ <br> passed to the control register, the ADC configuration remains unchanged, and no new con- <br> version begins when $\overline{\text { CS returns high. }}$ |
| $5,6,13,14$ | NU | Used for test purposes only. Set these bits low. |
| $9-12$ | CONV1-CONV4 | Conversion Time Control Bits. See Table 4. |
| 7,8 | DV2, DV4 | XCLK to Oversampling Cock Ratio Control Bits. See Table 5. |
| 4 | CHS | Input Channel Select. A logic high selects channel 2 (IN2+ and IN2-), while a logic low <br> selects channel 1 (IN1+ and IN1-). See Tables 2 and 3. |
| 3 | CAL | Gain-Calibration Bit. A logic high selects gain-calibration mode. See Table 3. |
| 2 | NUL | Internal Offset-Null Bit. A logic high selects offset-null mode. See Table 3. |
| 1 | PDX | Oscillator Power-Down. Set this bit high to power down the RC oscillator. |
| 0 | PD | Analog Power-Down. Set this bit high to power down the analog section. |

$\overline{\mathrm{NO}-\mathrm{OP}}$ is a zero, the control word is not transferred to the control register, the ADC's configuration remains unchanged, and no new conversion is initiated. This allows specific ADCs in a "daisy chain" arrangement to be reconfigured while leaving the remaining ADCs unchanged. Table 1 lists the various ADC control word functions.
Output data is shifted out of DOUT at the same time the input control word for the next conversion is shifted in (Figure 8).
On power-up, all internal registers reset to zero. Therefore, when writing the first control word to the ADC, the data simultaneously shifted out will be zeros. The first conversion begins when $\overline{\mathrm{CS}}$ goes high ( $\overline{\mathrm{NO}-\mathrm{OP}}$ $=1$ ). The results are placed in the 16 -bit I/O register for access on the next data-transfer operation.

## Power-Down Mode

Bits 0 and 1 control the ADC's power-down mode. If bit 0 (PD) is a logic high, power is removed from all analog circuitry except the RC oscillator. A logic high at bit 1 (PDX) removes power from the RC oscillator. If both bits PD and PDX are a logic high, or if PD is high and RCSEL is low, the supply currents reduce to $4 \mu \mathrm{~A}$. If an external XCLK clock continues to run in power-down mode, the supply current will depend on the clock rate.

When PDX is set high, the internal RC oscillator stops shortly after $\overline{\mathrm{CS}}$ returns high. If the next control word written to the device has $\overline{\mathrm{NO}-\mathrm{OP}}=1$ instructing the ADC to convert, BUSY will go low, but because the RC oscillator is stopped, BUSY will remain low and will not allow a new conversion to begin. To avoid this situation, write a "dummy" control word with $\mathrm{NO}-\mathrm{OP}=0$ and any combination of bits 14-0 in the control word following the control word with PDX $=0$. With $\overline{\mathrm{NO}-\mathrm{OP}}=0$, bits $14-$ 0 are ignored and the internal state machine resets. Next, perform a normal 3-step calibration (see Table 3). Note that XCLK must be connected to VDD or GND through a resistor (suggested value is $1 \mathrm{M} \Omega$ ) when the RC oscillator mode is selected (RCSEL = VDD). This resistor is not necessary if the external oscillator mode is used, or if the internal oscillator is not shut down.

## Selecting the Analog Inputs

Bit 4 (CHS) controls which of the two differential inputs connect to the internal ADC inputs (see the Functional Diagram). A logic high selects IN2+ and IN2- while a logic low selects IN1+ and IN1-. Table 2 shows the allowable input multiplexer configurations.

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$

Table 2. Allowable Input Multiplexer Configurations

| CAL | NUL | CHS | $\overline{\text { NO-OP }}$ | ADC IN+ | ADC IN- | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | 1 | IN1+ | IN1- | Channel 1 connected to ADC inputs. Conversion begins when $\overline{\mathrm{CS}}$ returns high. |
| 0 | 0 | 1 | 1 | IN2+ | IN2- | Channel 2 connected to ADC inputs. Conversion begins when $\overline{\mathrm{CS}}$ returns high. |
| 0 | 1 | 0 | 1 | IN1- | IN1- | IN1- connected to the ADC inputs; offset-null mode selected. Autonull conversion <br> begins when $\overline{\mathrm{CS}}$ returns high, and the results are stored in the null register. |
| 0 | 1 | 1 | 1 | IN2- | IN2- | IN2- connected to the ADC inputs; offset-null mode selected. Autonull conversion <br> begins when $\overline{\mathrm{CS}}$ returns high, and the results are stored in the null register. |
| 1 | 1 | X | 1 | REF- | REF- | REF- connected to the ADC inputs; offset-null mode selected. Autonull conversion <br> begins when $\overline{\mathrm{CS}}$ returns high, and the results are stored in the null register. |
| 1 | 0 | X | 1 | REF+ | REF- | REF+ and REF- connected to the ADC inputs; gain-calibration mode <br> selected. Autocal conversion begins when $\overline{C S}$ returns high, and the results are <br> stored in the 16-bit I/O register. |
| X | X | X | 0 | No <br> Change | No <br> Change | Input control word is not transferred to the control register. ADC <br> configuration remains unchanged and no new conversion starts when $\overline{C S}$ <br> returns high. |

X = Don't Care

Table 3. Procedure to Calibrate the ADC

| STEP | DESCRIPTION | CONTROL WORD |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\overline{\text { NO-OP }}$ | Not Used | CONV1- CONV4 | $\begin{array}{\|c\|} \hline \text { DV2 \& } \\ \text { DV4 } \end{array}$ | Not Used | CHS | CAL | NUL | PDX | PD |
| 1 | Sets the new conversion speed (if required) and performs an offset correction conversion with the internal ADC inputs shorted to REF-. The result is stored in the null register. (This step also selects the speed/resolution for the ADC.) | 1 | 00 | New Data | XX | 00 | X | 1 | 1 | 0 | 0 |
| 2 | Performs a gain-calibration conversion with the null register contents as the starting value. The result is stored in the calibration register. | 1 | 00 | No Change | XX | 00 | X | 1 | 0 | 0 | 0 |
| 3 | Performs an offset-null conversion with the internal ADC inputs shorted to the selected input channel's negative input (IN1- or IN2-). The next operation performs the first signal conversion with the new setup. | 1 | 00 | No Change | XX | 00 | $\begin{gathered} 0 \\ \text { or } \\ 1 \end{gathered}$ | 0 | 1 | 0 | 0 |

[^0]
# Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs 

## 3-Step Calibration

The data sheet electrical specifications apply to the device after optional calibration of gain error and offset. Uncalibrated, the gain error is typically $2 \%$.
Table 3 describes the three steps required to calibrate the ADC completely.
Once the ADC is calibrated to the selected channel, set CAL $=0$ and NUL = 0 and leave CHS unchanged in the next control word to perform a signal conversion on the selected analog input channel.
Calibrate the ADC after the following operations:

- when power is first applied
- if the reference common-mode voltage changes
- if the common-mode voltage of the selected input channel varies significantly. The CMRR of the analog inputs is $0.25 \mathrm{LSB} / \mathrm{V}$.
- after changing channels (if the common-mode voltages of the two channels are different)
— after changing conversion speed/resolution.
- after significant changes in temperature. The offset drift with temperature is typically $0.003 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$.

Automatic gain calibration is not allowed in the 102,400 cycles per conversion mode (see Programming Conversion Time). In this mode, calibration can be achieved by connecting the reference voltage to one input channel and performing a normal conversion. Subsequent conversion results can be corrected by software. Do not issue a NO-OP command directly following the gain calibration, as the calibration data will be lost.

Programming Conversion Time The MAX110/MAX111 are specified for 12 bits of accuracy and up to $\pm 14$ bits of resolution. The ADC's resolution depends on the number of clock cycles allowed during each conversion. Control-register bits 9-12 (CONV1-CONV4) determine the conversion time by controlling the nominal number of oversampling clock cycles required for each conversion (OSCC/CONV). Table 4 lists the available conversion times and resulting resolutions.
To program a new conversion time, perform a 3-step calibration with the appropriate CONV1-CONV4 data used in Table 3. The ADC is now calibrated at the new conversion speed/resolution.

## Table 4. Available Conversion Times

| CONV4 | CONV3 | CONV2 | CONV1 | CLOCK CYCLES <br> PER <br> CONVERSION | NOMINAL CONVERSION TIME <br> RCSEL $=$ GND, DV2 = DV4 = 0, XCLK = 500kHz <br> (ms) | CONVERSION <br> RESOLUTION <br> (Bits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 1 | 10,240 | 20.48 | $12+$ POL |
| 0 | 0 | 1 | 1 | 20,480 | 40.96 | $13+\mathrm{POL}$ |
| 0 | 1 | 1 | 0 | 81,920 | 163.84 | $14+\mathrm{POL}$ |
| 0 | 0 | 0 | 0 | $102,400^{*}$ | 204.80 | $14+\mathrm{POL}$ |

* Gain-calibration mode is not available with 102,400 clock cycles/conversion selected.

Table 5. Clock Divider-Ratio Control

| DV2 | DV4 | DESCRIPTION |
| :---: | :---: | :---: |
| 0 | 0 | XCLK or internal RC oscillator connects directly to the ADC; fosc = fxCLK. |
| 0 | 1 | XCLK or internal RC oscillator is divided by 4 and connects to the ADC; fosc $=$ fXCLK $\div 4$. |
| 1 | 0 | XCLK or internal RC oscillator is divided by 2 and connects to the ADC; fosc $=$ fXCLK $\div 2$. |
| 1 | 1 | Not allowed |

Clock duty cycles of $50 \% \pm 10 \%$ are recommended.

# Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$ 



Figure 9. MAX110/MAX111 Noise Rejection Follows $\operatorname{SIN}(X) / X$ Function

## Selecting the Oversampling Clock Frequency

Choose the oversampling frequency, fosc, carefully to achieve the best relative-accuracy performance from the MAX110/MAX111 (see Typical Operating Characteristics).

Clock Divider-Ratio Control Bits
Bits 7 and 8 (DV2 and DV4) program the clockfrequency divider network. The divider network sets the frequency ratio between fxclk (the frequency of the external TTL/CMOS clock or internal RC oscillator) and fosc (the oversampling frequency used by the ADC). An oversampling clock frequency between 450 kHz and 700 kHz is optimum for the converter. Best performance over the extended temperature range is obtained by choosing 1 MHz or 1.024 MHz with the divide-by-2 option (DV2 = 1) (see the section Effect of Dither on INL). To determine the converter's accuracy at other clock frequencies, see the Typical Operating Characteristics and Table 5.

Effect of Dither on Relative Accuracy First-order sigma-delta converters require dither for randomizing any systematic tone being generated in the modulator. The frequency of the dither source plays an important role in linearizing the modulator. The ratio of the dither generator's frequency to that of the modulator's oversampling clock can be changed by setting the DV2/DV4 bits. The XCLK clock is directly used by the dither generator while the DV2/DV4 bits reduce the oversampling clock by a ratio of 2 or 4 . Over the commercial temperature range, any ratio (i.e., 1,2 , or 4 ) between the dither frequency and the oversampling
clock frequency can be used for best performance. Over the extended and military temperature ranges, the ratio of 2 or 4 gives the best performance. See the Typical Operating Characteristics to observe the effect of the clock divider on the converter's linearity.
$50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Line Frequency Rejection High rejection of 50 Hz or 60 Hz is obtained by using an oversampling clock frequency and a clock-cycles/conversion setting so the conversion time equals an integral number of line cycles, as in the following equation:

$$
\text { fosc }=\text { fLINE } \times \mathrm{m} / \mathrm{n}
$$

where fosc is the oversampling clock frequency, fline $=50 \mathrm{~Hz}$ or $60 \mathrm{~Hz}, \mathrm{~m}$ is the number of clock cycles per conversion (see Table 4), and $n$ is the number of line cycles averaged every conversion.
This noise rejection is inherent in integrating and sigma-delta ADCs, and follows a $\operatorname{SIN}(\mathrm{X}) / \mathrm{X}$ function (Figure 9). Notches in this function represent extremely high rejection, and correspond to frequencies with an integral number of cycles in the MAX110/MAX111's selected conversion time.
The shortest conversion time resulting in maximum simultaneous rejection of both 60 Hz and 50 Hz line frequencies is 100 ms . When using the MAX111, use a 200 ms conversion time for maximum 60 Hz and 50 Hz rejection and optimum performance. For either device, select the appropriate oversampling clock frequency and either an 81,240 or 102,400 clock cycles per conversion (CCPC) ratio. Table 6 suggests the possible configurations.

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs



Figure 10a. MAX110 Power-Supply Grounding Connections
A 100 ms conversion time cannot be achieved with either 10,240 CCPC or 20,480 CCPC modes because fOSC would be below the minimum 250 kHz requirement.
When the gain calibration is performed, the conversion times change approximately $1 \%$ to compensate for the modulator's gain error. This slightly degrades the linefrequency rejection, because the corrected conversion time is no longer an exact multiple of the line frequency. Typically, the rejection of $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ from the converter is 55 dB ; i.e., if there is 100 mV injection at the reference or the analog input pin, it will cause an uncertainty of $\pm 0.006 \%$. If the system has large $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ noise, the use of internal auto gain calibration is not recommended. Instead, gain calibration should be done off-chip, using numerical computation methods.


Figure 10b. MAX111 Power-Supply Grounding Connections
If you wish to use a configuration other than those suggested in Table 6, you can accomplish similar 50 Hz and 60 Hz line-frequency rejection off-chip by averaging several conversions.

## Applications Information

Layout, Grounding, Bypassing For minimal noise, bypass each supply to GND with a $0.1 \mu \mathrm{~F}$ capacitor. A ground plane should also be placed under the analog circuitry. To minimize the coupling effects of stray capacitance, keep digital lines as far from analog components and lines as possible. Figure 10 shows the suggested power-supply and groundplane connections.

Table 6. Suggested XCLK Frequencies to Achieve Maximum Rejection of Both 50Hz/60Hz Line Frequencies

| MAX110 (tCONVERT = 100ms) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| DIVIDER <br> RATIO | $\mathbf{8 1 , 2 4 0}$ CCPC |  | $\mathbf{1 0 2 , 4 0 0}$ CCPC |  |
|  | fxCLK <br> $(\mathbf{M H z})$ | RELATIVE <br> ACCURACY <br> $(\%)$ | fXCLK <br> $(\mathbf{M H z )}$ | RELATIVE <br> ACCURACY <br> $(\%)$ |
|  | 0.8124 | 0.025 | 1.024 | 0.065 |
| $2: 1$ | 1.6248 | 0.018 | 2.048 | 0.045 |
| $4: 1$ | 3.2496 | 0.016 | 4.096 | 0.030 |


| MAX111 (tCONVERT = 200ms) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| DIVIDER <br> RATIO | $81, \mathbf{2 4 0}$ CCPC |  | $\mathbf{1 0 2 , 4 0 0 ~ C C P C ~}$ |  |
|  | fXCLK <br> $(\mathbf{M H z )}$ | RELATIVE <br> ACCURACY <br> $(\%)$ | fXCLK <br> $(\mathbf{M H z )}$ | RELATIVE <br> ACCURACY <br> $(\%)$ |
|  | 0.4062 | 0.030 | 0.512 | 0.030 |
| $2: 1$ | 0.8124 | 0.025 | 1.024 | 0.025 |
| $4: 1$ | 1.6248 | 0.022 | 2.048 | 0.023 |

CCPC = Clock Cycles per Conversion

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$



Figure 11. Weigh Scale Application

## Capacitive Loading Effects of XCLK in Internal RC-Oscillator Mode

 When using the internal RC oscillator, capacitive loading effects on the XCLK pin must be minimized. Stray capacitance causes the VDD power consumption to increase by an amount $p=1 / 2 \mathrm{CV}^{2 f}$, where $C=$ stray capacitance, V is the supply voltage, and f is the frequency of the internal RC oscillator.
## External Reference

The reference inputs to the ADC are high impedance, allowing both an external voltage reference and ratiometric applications without loading effects. The fully differential analog signal and reference inputs are advantageous for performing ratiometric conversions (Figures 11 and 12). For example, when measuring load cells, the bridge excitation and the ADC reference input both share the same voltage source. As the excitation changes with temperature or voltage, the output of the load cell will change. But since the differential reference voltage also changes, the conversion results remain constant, all else remaining equal.

Weigh Scale Application
The fully differential analog signal and reference inputs make the MAX111 easy to interface to transducers with differential outputs, such as the load cell in Figure 11. Because the ADC input is differential, the load cell only requires differential gain, eliminating the need for the difference amplifier (differential to single-ended converter) of the standard three op-amp instrumentationamplifier realization.
The 30 mV full-scale bridge output is amplified to 2 V full-scale and applied to the MAX111 channel-one input. The reference voltage to the ADC is created by a voltage divider connected to the +5 V rail. The same 5 V provides excitation for the bridge; therefore, as the excitation voltage varies, the reference voltage to the ADC also varies, providing an ADC output that does not depend on the supply voltage.
The two $121 \mathrm{k} \Omega$ resistors connected to the +5 V supplies shift the common-mode voltage from $2.5 \mathrm{~V}(5 \mathrm{~V} / 2)$ to 1.5 V to ensure linearity. Match these two resistors to avoid introducing differential offset, or trim the resistor mismatch with a potentiometer. In practice, the scale is "zeroed" or "tared" by storing the average of several conversions in a memory location while the scale is

## Low-Cost, 2-Channel, $\pm 14$-Bit Serial ADCs



Figure 12. Thermocouple Circuit with Software Compensation
unloaded, and subtracting this value from actual weight measurements. The lowpass filtering action of the MAX111's sigma-delta converter helps minimize noise. The resolution of the weigh scale can be further increased by averaging several conversions.

## Thermocouple Circuit with Software Compensation

A thermocouple is created by the junction of dissimilar metals, and generates a voltage proportional to temperature (Seebeck voltage), making it useful for tempera-ture-measurement instruments. When a thermocouple probe is connected to a measurement instrument, other thermoelectric potentials are created between the alloys of the probe and the copper connectors of the instrument. These potentials introduce a temperature-dependent error that must be subtracted from the temperature measurement to obtain an accurate result. According to the law of intermediate metals, the junction of the ther-mocouple-probe alloys with the copper of the instrument junction block can be treated as another thermocouple of the same type. The voltage measured by the instrument can be expressed as:
where $\alpha$ is the Seebeck constant for the type of thermocouple, T1 is the temperature being measured, and TREF is the temperature of the junction block. Although one method to obtain TREF is to force the junction block to a known temperature $\left(0^{\circ} \mathrm{C}\right)$, a more popular approach is to measure TREF directly using a thermistor or PN junction voltage.
The circuit in Figure 12 shows a k-type thermocouple going through a 54 dB gain stage to channel 1 of the MAX110. A MAX874 voltage reference provides both the 3 V reference voltage and reference junction temperature information to the MAX110. Armed with the temperature information provided by the MAX874, the thermocouple voltage created at the junction block can be subtracted out in software. The TEMP output of the MAX874 is nominally 690 mV at room temperature, and increases with temperature at about $2.3 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Place the MAX874 as close as possible to the terminal block, and ensure good thermal contact between them. This circuit employs a common k-type thermocouple and, with the component values shown, can indicate temperatures in the range of $-150^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

$$
V=\alpha\left(T 1-T_{R E F}\right)
$$

## Low-Cost, 2-Channel, $\pm 14-B i t$ Serial ADCs

_Ordering Information (continued)

| PART | TEMP. RANGE | PIN-PACKAGE | INL(\%) |
| :--- | :--- | :--- | :--- |
| MAX110AEPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.03$ |
| MAX110BEPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.05$ |
| MAX110AEWE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.03$ |
| MAX110BEWE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.05$ |
| MAX110AEAP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.03$ |
| MAX110BEAP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.05$ |
| MAX110BMJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 CERDIP** | $\pm 0.05$ |
| MAX111ACPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.03$ |
| MAX111BCPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.05$ |
| MAX111ACWE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.03$ |
| MAX111BCWE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.05$ |
| MAX111ACAP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.03$ |
| MAX111BCAP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.05$ |
| MAX111BC/D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Dice | $\pm 0.05$ |
| MAX111AEPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.03$ |
| MAX111BEPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Plastic DIP | $\pm 0.05$ |
| MAX111AEWE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.03$ |
| MAX111BEWE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Wide SO | $\pm 0.05$ |
| MAX111AEAP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.03$ |
| MAX111BEAP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 SSOP | $\pm 0.05$ |
| MAX111BMJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 CERDIP** | $\pm 0.05$ |

* Contact factory for dice specifications.
** Contact factory for availability.


## Pin Configurations (continued)


____Chip Topography

( ) ARE FOR MAX111
TRANSISTOR COUNT: 5849 SUBSTRATE CONNECTED TO VD

## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$



## Low-Cost, 2-Channel, $\pm 14-B i t ~ S e r i a l ~ A D C s ~$



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.


[^0]:    X = Don't Care

