## 8 STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS

- HIGH SPEED
$\mathrm{f}_{\mathrm{MAX}}=40 \mathrm{MHz}$ (TYP.) at $\mathrm{VCC}=5 \mathrm{~V}$
- LOW POWER DISSIPATION

Icc $=4 \mu \mathrm{~A}$ (MAX.) at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

- HIGH NOISE IMMUNITY
$\mathrm{V}_{\mathrm{NIH}}=\mathrm{V}_{\text {NIL }}=28 \% \mathrm{~V}_{\text {CC }}$ (MIN.)
- OUTPUT DRIVE CAPABILITY

10 LSTTL LOADS

- SYMMETRICAL OUTPUT IMPEDANCE
|loh $=\mathrm{loL}=4 \mathrm{~mA}$ (MIN.)
- BALANCED PROPAGATION DELAYS tpLH $=$ tphL
- WIDE OPERATING VOLTAGE RANGE $\mathrm{Vcc}(\mathrm{OPR})=2 \mathrm{~V}$ to 6 V
- PIN AND FUNCTION COMPATIBLE WITH 40102B/40103B


## DESCRIPTION

The M54/74HC40102/40103 are high speed CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS fabricated with silicon gate $C^{2}$ MOS technology. They achieve the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation.
The HC40102, and HC40103 consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The HC40102 is configured as two cascaded 4-bit BCD counters, and the HC40103 contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DETECT output are active-low logic. In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE) input is high. The CARRY-OUT/ZERO-DETECT (CO/ZD) output goes low when the count reaches zero if the CI/CE input is low, and remains low for one full clock period. When the SYNCHRONOUS PRESET-ENABLE (SPE) input is low, data at the $J$ input is clocked into the counter on the next positive clock transition regardless of the state of the $\overline{\mathrm{Cl} / \mathrm{CE}}$ input.


## DESCRIPTION (Continued)

When the ASYNCHRONOUS PRESET-ENABLE (APE) input is low, data at the $J$ inputs is asynchronously forced into the counter regardless of the state of the SPE, CI/CE, or CLOCK inputs. J Inputs J0-J7 represent two 4-bit BCD words for the HC40102 and a single 8 -bit binary word for the HC40103. When the CLEAR (CLR input is low, the counter is asynchronously cleared to its maximum count ( $99_{10}$ for the HC40102 and $255_{10}$ for the HC40103 regardless of the state of any other input. The precedence
relationship between control input is indicated in the truth table. If all control inputs are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 pr 256 clock pulses long. The HC40102 and HC40103 may be cascaded using the $\overline{C I / C E}$ input and the CO/ZD output, in either a synchronous or ripple mode. All inputs are equipped with protection circuits against static discharge and transient excess voltage.

TRUTH TABLE

| CONTROL INPUTS |  |  | MODE | FUNCTIONAL DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :--- | :--- |
| $\overline{\text { CLEAR }}$ | $\overline{\text { APE }}$ | $\overline{\text { SPE }}$ |  |  | EVEN IF CLOCK IS GIVEN, NO COUNT IS <br> MADE |
| H | H | H | H | COUNT INHIBIT | DOWN COUNT AT RISING EDGE OF CLOCK |
| H | H | H | L | REGULAR COUNT | DATA OF PI TERMINAL IS PRESET AT <br> RISING EDGE OF CLOCK |
| H | H | L | X | SYNCHRONOUS PRESET |  |
| H | L | X | X | ASYNCRONOUS PRESET | DATA PF PI TERMINAL IS <br> ASYNCHRONOUSLY PRESET TO CLOCK |
| L | X | X | X | CLEAR | COUNTER IS SET TO MAXIMUM COUNT |

LOGIC DIAGRAM (HC40102)


LOGIC DIAGRAM (HC40103)


TIMING CHART


PIN DESCRIPTION

| PIN No | SYMBOL | NAME AND FUNCTION |
| :---: | :---: | :--- |
| 1 | CLOCK | CLock Input (LOW to <br> HIGH edge triggered) |
| 2 | $\overline{\text { CLEAR }}$ | Asynchronous Master <br> Reset Input (Active LOW) |
| 3 | $\overline{\mathrm{Cl} / \mathrm{CE}}$ | Terminal Enable Input |
| $4,5,6,7,10$, <br> $11,12,13$ | J0 to J9 | Jam Inputs |
| 9 | $\overline{\mathrm{APE}}$ | Asynchronous Preset <br> Enable Input (Active LOW) |
| 14 | $\overline{\mathrm{CO} / \mathrm{ZD}}$ | Terminal Count Output <br> (Active LOW) |
| 15 | $\overline{\mathrm{SPE}}$ | Synchronous Preset <br> Enable Input (Active LOW) |
| 8 | GND | Ground (0V) |
| 16 | VCC | Positive Supply Voltage |

INPUT AND OUTPUT EQUIVALENT CIRCUIT


## IEC LOGIC SYMBOLS



ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to +7 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | DC Input Voltage | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{O}}$ | DC Output Voltage | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{IK}}$ | DC Input Diode Current | $\pm 20$ | mA |
| $\mathrm{I}_{\mathrm{OK}}$ | DC Output Diode Current | $\pm 20$ | mA |
| $\mathrm{I}_{\mathrm{O}}$ | DC Output Source Sink Current Per Output Pin | $\pm 25$ | mA |
| $\mathrm{I}_{\mathrm{CC}}$ or $\mathrm{I}_{\mathrm{GND}}$ | DC VCC or Ground Current | $\pm 50$ | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | $500\left(^{*}\right)$ | mW |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature $(10 \mathrm{sec})$ | 300 | ${ }^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is notimplied. (*) $500 \mathrm{~mW}: \cong 65^{\circ} \mathrm{C}$ derate to 300 mW by $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ : $65{ }^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage |  | 2 to 6 | V |
| $\mathrm{V}_{1}$ | Input Voltage |  | 0 to $\mathrm{V}_{\mathrm{CC}}$ | V |
| Vo | Output Voltage |  | 0 to V Cc | V |
| $\mathrm{T}_{\text {op }}$ | Operating Temperature: M54HC Series M74HC Series |  | $\begin{gathered} -55 \text { to }+125 \\ -40 \text { to }+85 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Input Rise and Fall Time | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | 0 to 1000 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 0 to 500 |  |
|  |  | $\mathrm{V}_{\mathrm{cc}}=6 \mathrm{~V}$ | 0 to 400 |  |

DC SPECIFICATIONS

| Symbol | Parameter | Test Conditions |  |  | Value |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{c c}$ <br> (V) |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> 54HC and 74HC |  |  | $\begin{gathered} -40 \text { to } 85{ }^{\circ} \mathrm{C} \\ 74 \mathrm{HC} \end{gathered}$ |  | $\begin{gathered} -55 \text { to } 125^{\circ} \mathrm{C} \\ 54 \mathrm{HC} \end{gathered}$ |  |  |
|  |  |  |  |  | Min. | Typ. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | 2.0 |  |  | 1.5 |  |  | 1.5 |  | 1.5 |  | V |
|  |  | 4.5 |  |  | 3.15 |  |  | 3.15 |  | 3.15 |  |  |
|  |  | 6.0 |  |  | 4.2 |  |  | 4.2 |  | 4.2 |  |  |
| VIL | Low Level Input Voltage | 2.0 |  |  |  |  | 0.5 |  | 0.5 |  | 0.5 | V |
|  |  | 4.5 |  |  |  |  | 1.35 |  | 1.35 |  | 1.35 |  |
|  |  | 6.0 |  |  |  |  | 1.8 |  | 1.8 |  | 1.8 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | 2.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}= \\ & \mathrm{V}_{\mathrm{IH}} \\ & \text { or } \\ & \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{O}}=-20 \mu \mathrm{~A}$ | 1.9 | 2.0 |  | 1.9 |  | 1.9 |  | V |
|  |  | 4.5 |  |  | 4.4 | 4.5 |  | 4.4 |  | 4.4 |  |  |
|  |  | 6.0 |  |  | 5.9 | 6.0 |  | 5.9 |  | 5.9 |  |  |
|  |  | 4.5 |  | $\mathrm{l}_{0}=-4.0 \mathrm{~mA}$ | 4.18 | 4.31 |  | 4.13 |  | 4.10 |  |  |
|  |  | 6.0 |  | $\mathrm{I}_{0}=-5.2 \mathrm{~mA}$ | 5.68 | 5.8 |  | 5.63 |  | 5.60 |  |  |
| Vol | Low Level Output Voltage | 2.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}= \\ & \mathrm{V}_{\mathrm{IH}} \\ & \text { or } \\ & \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{lo}=20 \mu \mathrm{~A}$ |  | 0.0 | 0.1 |  | 0.1 |  | 0.1 | V |
|  |  | 4.5 |  |  |  | 0.0 | 0.1 |  | 0.1 |  | 0.1 |  |
|  |  | 6.0 |  |  |  | 0.0 | 0.1 |  | 0.1 |  | 0.1 |  |
|  |  | 4.5 |  | $\mathrm{l}=4.0 \mathrm{~mA}$ |  | 0.17 | 0.26 |  | 0.33 |  | 0.40 |  |
|  |  | 6.0 |  | $\mathrm{I}_{\mathrm{O}}=5.2 \mathrm{~mA}$ |  | 0.18 | 0.26 |  | 0.33 |  | 0.40 |  |
| 1 | Input Leakage Current | 6.0 | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or GND |  |  |  | $\pm 0.1$ |  | $\pm 1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Icc | Quiescent Supply Current | 6.0 | $\mathrm{V}_{1}=$ | cc or GND |  |  | 4 |  | 40 |  | 80 | $\mu \mathrm{A}$ |

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{CL}=50 \mathrm{pF}$, Input $\left.\mathrm{tr}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}\right)$

| Symbol | Parameter | Test Conditions |  | Value |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Vcc <br> (V) |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> 54HC and 74HC |  |  | $\begin{gathered} -40 \text { to } 85^{\circ} \mathrm{C} \\ 74 \mathrm{HC} \\ \hline \end{gathered}$ |  | $\begin{gathered} -55 \text { to } 125^{\circ} \mathrm{C} \\ 54 \mathrm{HC} \\ \hline \end{gathered}$ |  |  |
|  |  |  |  | Min. | Typ. | Max. | Min. | Max. | Min. | Max. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{T} \mathrm{LH}} \\ & \mathrm{t}_{\mathrm{THL}} \end{aligned}$ | Output Transition Time | 2.0 |  |  | 30 | 75 |  | 95 |  | 110 | ns |
|  |  | 4.5 |  |  | 8 | 15 |  | 19 |  | 22 |  |
|  |  | 6.0 |  |  | 7 | 13 |  | 16 |  | 19 |  |
| $\begin{aligned} & \text { tpLH } \\ & \text { tpHL } \end{aligned}$ | Propagation Delay Time (CK - CO/ZD) | 2.0 |  |  | 96 | 185 |  | 230 |  | 280 | ns |
|  |  | 4.5 |  |  | 24 | 37 |  | 46 |  | 56 |  |
|  |  | 6.0 |  |  | 20 | 31 |  | 39 |  | 47 |  |
| $\begin{aligned} & \text { tpLH } \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation Delay Time (APE - CO/ZD) | 2.0 |  |  | 116 | 225 |  | 280 |  | 340 | ns |
|  |  | 4.5 |  |  | 29 | 45 |  | 56 |  | 68 |  |
|  |  | 6.0 |  |  | 25 | 38 |  | 48 |  | 57 |  |
| $\begin{aligned} & \text { tpLH } \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Time (CL - CO/ZD) | 2.0 |  |  | 104 | 200 |  | 250 |  | 300 | ns |
|  |  | 4.5 |  |  | 26 | 40 |  | 50 |  | 60 |  |
|  |  | 6.0 |  |  | 22 | 34 |  | 43 |  | 51 |  |
| $\begin{aligned} & \text { tpLH } \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Time (CI/CE - CO/ZD) | 2.0 |  |  | 48 | 95 |  | 120 |  | 145 | ns |
|  |  | 4.5 |  |  | 12 | 19 |  | 24 |  | 29 |  |
|  |  | 6.0 |  |  | 10 | 16 |  | 20 |  | 24 |  |
| $\mathrm{f}_{\text {max }}$ | Propagation Delay Time | 2.0 |  | 4 | 8 |  | 3 |  | 2.6 |  | pF |
|  |  | 4.5 |  | 20 | 32 |  | 16 |  | 13 |  |  |
|  |  | 6.0 |  | 24 | 38 |  | 19 |  | 15 |  |  |
| $\mathrm{CIN}_{\text {IN }}$ | Input Capacitance |  |  |  | 5 | 10 |  | 10 |  | 10 | pF |
| CPD (*) | Power Dissipation Capacitance |  |  |  | 60 |  |  |  |  |  | pF |

(*) $\mathrm{C}_{\text {PD }}$ is defined as the value of the IC's internal equivalent capaditance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operting current can be obtained by the following equation. Icc(opr) $=\mathrm{CpD}^{\bullet} \mathrm{V}_{\mathrm{cc}} \bullet \mathrm{fin}_{\mathrm{IN}}+\mathrm{Icc}$

TEST CIRCUIT Icc (Opr.)


INPUT TRANSITION TIME IS THE SAME AS THAT IN CASE OF SWITCHING CHARACTERISTICSTEST.

## FUNCTIONAL DESCRIPTION

The HC40102 and HC40103 are 8-stage presettable synchronous down counters. Carry Out/Zero Detect ( $\overline{C O / Z D}$ ) is output at the "L" level for the period of 1 bit when the readout becomes " 0 ". The HC40102 adopts binary coded decimal notation, making setting up to 99 counts possible. While the HC40103 adopts 8 -bit binary counter and can set up to 255 counts.

## COUNT OPERATION

At the " H " level of control input of $\overline{\text { CLEAR }}, \overline{\text { SPE }}$ and $\overline{A P E}$, the counter carriers out down count operation one by one at the rise of pulse given to CLOCK input. Count operation can be inhibited by setting Carry Input/Clock Enable $\overline{\mathrm{Cl} / \mathrm{CE}}$ to the "H" level.
$\overline{C O / Z D}$ is output at the " $L$ " level when the readout becomes " 0 " but is not output even if the readout becomes " 0 " when $\overline{\mathrm{CI} / \mathrm{CE}}$ is at the " H " level, thus maintaining the " H " level.
Synchronous cascade operation can be carried out by using $\overline{\mathrm{Cl} / \mathrm{CE}}$ input and $\overline{\mathrm{CO} / Z \mathrm{D}}$ output.

The contents of count jump to maximum count (99 for the HC40102 and 225 for the HC40103) if clock is given when the readout is " 0 ". Therefore, operation of 100 -frequency division and that of 256 -frequency division are carried outfor the HC40102 and HC40103, respectively, when clock input alone is given without various kinds of preset operation.

## PRESET OPERATION AND RESET OPERATION

 When Clear ( $\overline{\text { CLEAR }) ~ i n p u t ~ i s ~ s e t ~ t o ~ t h e ~ " L " ~ l e v e l, ~ t h e ~}$ readout is set to the maximum count independetly of other inputs. When Asynchronous Preset Enable ( $\overline{\mathrm{APE}}$ ) input is set to the "L" level, readouts given on JO to J 7 can be preset asynchronously to counter independently of inputs other than CLEAR input. When Synchronous Preset Enable (SPE) is set to the "L" level, the readouts given on JO to J 7 can be preset to counter synchronously with the rise of clock.As to these operation modes, refer to the truth table.


SWITCHING CHARACTERISTICS TEST WAVEFORM


## EXAMPLE OF TYPICAL APPLICATION

* Atsynchronous cascade connection, huzzerd occurs at C0 output after its second stage when digitplace changes, due to delay arrival. Therefore, take gate from HC32 or the like, not from C 0 output at the rear stage directly.
PROGRAMMABLE TIMER


$$
t_{w}=\left(\frac{N}{f_{i N}}+t_{s}\right)
$$

Note :The above formula does not take into account the phase of clock input. Therefore, the real pulse width is the distance between the above formula-1/fIN $\sim$ the above formula.

## Plastic DIP16 (0.25) MECHANICAL DATA

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| a1 | 0.51 |  |  | 0.020 |  |  |
| B | 0.77 |  | 1.65 | 0.030 |  | 0.065 |
| b |  | 0.5 |  |  | 0.020 |  |
| b1 |  | 0.25 |  |  | 0.335 | 0.100 |
| D |  |  |  |  |  | 0.700 |
| E |  | 2.54 |  |  |  |  |
| e3 |  | 17.78 |  |  |  | 0.280 |
| F |  |  |  |  |  |  |
| I |  |  |  |  |  |  |
| L |  |  |  |  |  |  |



Ceramic DIP16/1 MECHANICAL DATA

| DIM. | mm |  |  |  | inch |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 20 |  |  | 0.787 |
| B |  |  | 7 |  |  | 0.276 |
| D |  | 3.3 |  |  | 0.130 |  |
| E | 0.38 |  |  |  |  |  |
| e3 |  | 17.78 |  | 0.700 |  |  |
| F | 2.29 |  | 0.55 | 0.016 |  | 0.110 |
| G | 0.4 |  | 1.52 | 0.046 |  | 0.022 |
| H | 1.17 |  | 0.31 | 0.009 |  | 0.060 |
| L | 0.22 |  | 1.27 | 0.020 |  | 0.050 |
| M | 0.51 |  | 10.3 |  |  | 0.406 |
| N |  |  | 8.05 | 0.307 |  |  |
| P | 7.8 |  |  |  |  |  |



P053D

## SO16 (Narrow) MECHANICAL DATA

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 1.75 |  |  | 0.068 |
| a1 | 0.1 |  | 0.2 | 0.004 |  | 0.007 |
| a2 |  |  | 1.65 |  |  | 0.064 |
| b | 0.35 |  | 0.46 | 0.013 |  | 0.018 |
| b1 | 0.19 |  | 0.25 | 0.007 |  | 0.010 |
| C |  | 0.5 |  |  | 0.019 |  |
| c1 | $45^{\circ}$ (typ.) |  |  |  |  |  |
| D | 9.8 |  | 10 | 0.385 |  | 0.393 |
| E | 5.8 |  | 6.2 | 0.228 |  | 0.244 |
| e |  | 1.27 |  |  | 0.050 |  |
| e3 |  | 8.89 |  |  | 0.350 |  |
| F | 3.8 |  | 4.0 | 0.149 |  | 0.157 |
| G | 4.6 |  | 5.3 | 0.181 |  | 0.208 |
| L | 0.5 |  | 1.27 | 0.019 |  | 0.050 |
| M |  |  | 0.62 |  |  | 0.024 |
| S | $8^{\circ}$ (max.) |  |  |  |  |  |



## PLCC2O MECHANICAL DATA

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A | 9.78 |  | 10.03 | 0.385 |  | 0.395 |
| B | 8.89 |  | 9.04 | 0.350 |  | 0.356 |
| D | 4.2 |  | 4.57 | 0.165 |  | 0.180 |
| d1 |  | 2.54 |  |  | 0.100 |  |
| d2 |  | 0.56 |  |  | 0.022 |  |
| E | 7.37 |  | 8.38 | 0.290 |  | 0.330 |
| e |  | 1.27 |  |  | 0.050 |  |
| e3 |  | 5.08 |  |  | 0.200 |  |
| F |  | 0.38 |  |  | 0.015 |  |
| G |  |  | 0.101 |  |  | 0.004 |
| M |  | 1.27 |  |  | 0.050 |  |
| M1 |  | 1.14 |  |  | 0.045 |  |



13/14

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied.
SGS-THOMSON Microelectronics products are not authorized for use ascritical components in life support devices or systems without express written approval of SGS-THOMSON Microelectonics.
© 1994 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES
Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A

