

01/20/2015

## High Power Factor Primary Side Flyback LED Controller With TRIAC Dimming

#### REV. 00

#### **General Description**

The LD7833V is a primary side regulation Flyback controller with power factor for TRIAC dimmable LED application. The LD7833V provides constant current (CC) operation requiring neither photo-coupler nor secondary control circuit. It minimizes the components counts in a tiny package. Those make it easy to design for cost- effective applications.

With high voltage start-up technology, high power factor and TM control, the start-up time and MOSFET switching losses could be minimized efficiently.

With completed protection built in this IC, such as overvoltage protection (OVP), over-current protection (OCP) and short circuit protection (SCP), the device is capable to meet the safety requirements.

#### **Features**

- High Voltage (700V) Startup Circuit
- Transition Mode Operation
- High Power Factor
- Dimmable by TRIAC dimmer
- VCC Over Voltage Protection
- Adjustable Output OVP
- Over Current Protection
- Output Short Circuit Protection
- Over Temperature Protection
- Built-in Phase Angle Cut-off Function
- 250mA/-500mA Driving Capability
- Internal Over Temperature Protection
- SOP-7/8 Package

#### Applications

LED Lighting System





01/20/2015

## **Pin Configuration**



## **Ordering Information**

| Part number | Package | Top Mark   | Shipping          |
|-------------|---------|------------|-------------------|
| LD7833V GR  | SOP-7   | LD7833V GR | 2500 /tape & reel |
| LD7833V GS  | SOP-8   | LD7833V GS | 2500 /tape & reel |

The LD7833V is ROHS compliant/Green packaged.

### **Pin Descriptions**

| Pin | NAME | FUNCTION                                                                                                                                                                                                                                                     |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ZCD  | Quasi resonance detector, which supports programmable phase<br>angel cut-off setting. This pin receives the auxiliary winding voltage<br>through a resister divider and detects the quasi resonance. It also<br>provides protection for over-voltage output. |
| 2   | COMP | Loop compensation pin, connect a capacitor with it to stabilize the control loop.                                                                                                                                                                            |
| 3   | CS   | Current sense pin, connect it to sense the MOSFET current for CC loop and OCP.                                                                                                                                                                               |
| 4   | GND  | Ground                                                                                                                                                                                                                                                       |
| 5   | OUT  | Gate drive output to drive the external MOSFET                                                                                                                                                                                                               |
| 6   | VCC  | Power source VCC pin                                                                                                                                                                                                                                         |
| 7   | NC   | Not connected.                                                                                                                                                                                                                                               |
| 8   | HV   | Connect this pin to the positive of main bulk cap to provide the startup current for controller and detects phase angle of TRIAC.                                                                                                                            |



01/20/2015





01/20/2015

#### **Absolute Maximum Ratings**

| VCC                                                      | -0.3V ~ 30V   |
|----------------------------------------------------------|---------------|
| HV                                                       | -0.3V ~ 700V  |
| OUT                                                      | -0.3V ~ 30V   |
| COMP, ZCD                                                | -0.3V ~ 6V    |
| CS,                                                      | -0.3V ~ 6V    |
| ZCD Pin Clamping Current                                 | -1.5m ~ 100µA |
| Maximum Junction Temperature                             | 150°C         |
| Storage Temperature Range                                | -65°C ~ 150°C |
| Package Thermal Resistance (SOP-7/SOP-8, $\theta_{JA}$ ) | 160°C/W       |
| Power Dissipation (SOP-7/SOP-8, Tj=125°C, Ta=85°C)       | 250mW         |
| Lead temperature (Soldering, 10sec)                      | 260°C         |
| ESD Voltage Protection, Human Body Model (except HV pin) | 2.5KV         |
| ESD Voltage Protection, Machine Model                    | 250 V         |
|                                                          |               |

#### Caution:

Stress exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stress above Recommended Operating Conditions may affect device reliability.

#### **Recommended Operating Conditions**

| Item                           | Min. | Max. | Unit |
|--------------------------------|------|------|------|
| Operating Junction Temperature | -20  | 125  | °C   |
| Supply VCC Voltage             | 14   | 25   | V    |
| VCC pin capacitor              | 4.7  | 22   | μF   |
| COMP pin voltage               | 0.8  | 4.2  | V    |
| COMP pin capacitor             | 0.47 | 2.2  | μF   |
| CS pin capacitor               | 47   | 470  | pF   |

Note:

1. It's essential to connect VCC pin with a SMD ceramic capacitor  $(0.1\mu$ F~ $0.47\mu$ F) to filter out the undesired switching noise for stable operation. This capacitor should be placed close to IC pin as possible

- Connecting a capacitor to COMP pin is also essential to filter out the undesired switching noise for stable operation.
- 3. The small signal components should be placed close to IC pin as possible.



01/20/2015

### **Electrical Characteristics**

(VCC=15.0V,  $T_A = 25^{\circ}C$  unless otherwise specified.)

| PARAMETER                                       | CONDITIONS                                                                                                                    | SYMBOL                 | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|------|-------|
| High voltage Supply(HV Pin)                     |                                                                                                                               |                        |      |      |      |       |
|                                                 | VCC<5.5V , HV=80V                                                                                                             | I <sub>HV_LO</sub>     | -    | 1.3  | -    | mA    |
| Hign-voltage Current Source                     | 5.5V <vcc<uvlo(on),hv=80v< td=""><td>I<sub>HV_HI</sub></td><td>-</td><td>3.5</td><td>-</td><td>mA</td></vcc<uvlo(on),hv=80v<> | I <sub>HV_HI</sub>     | -    | 3.5  | -    | mA    |
| Off-state Leakage Current                       | VCC>UVLO(ON), HV=500V                                                                                                         | I <sub>HV_OFF</sub>    | -    | -    | 60   | μA    |
| Detection Threshold for TRIAC                   |                                                                                                                               | V <sub>DC2L_110V</sub> | 8.5  | 10   | -    | V     |
| Phase Low                                       |                                                                                                                               | V <sub>DC2L_220V</sub> | 18.5 | 20   | -    | V     |
| Delay Time for BNI to BNO                       | *                                                                                                                             | T <sub>BNIO</sub>      | -    | 60   | -    | ms    |
| Delay Time for BNO to BNI                       | *                                                                                                                             | T <sub>BNOI</sub>      | -    | 120  | -    | ms    |
| Supply Voltage (VCC Pin)                        |                                                                                                                               |                        |      |      |      |       |
| Startup Current                                 | VCC <uvlo(on)< td=""><td>I<sub>ST</sub></td><td>-</td><td>70</td><td>90</td><td>μA</td></uvlo(on)<>                           | I <sub>ST</sub>        | -    | 70   | 90   | μA    |
| <b>• • • •</b>                                  | V <sub>COMP</sub> =0V, ZCD=0                                                                                                  | I <sub>OP_LO</sub>     | -    | 1    | -    | mA    |
| Operating Current<br>(with 1nF load on OUT pin) | VCC OVP                                                                                                                       | I <sub>OP_OVP</sub>    | 0.42 | 0.5  | -    | mA    |
|                                                 | ZCD UVP                                                                                                                       | I <sub>OP_UVP</sub>    | 0.9  | 1.15 | -    | mA    |
| UVLO(OFF)                                       |                                                                                                                               | V <sub>OFF</sub>       | 7.5  | 8    | 8.5  | V     |
| UVLO(ON)                                        |                                                                                                                               | V <sub>ON</sub>        | 17   | 18   | 19   | V     |
| HV Self Bias for Normal<br>Operation            |                                                                                                                               | V <sub>LDO_HI</sub>    | -    | 10   | -    | V     |
| HV Self Bias for Start-up                       |                                                                                                                               | VLDO LO                | -    | 16   | -    | V     |
| De-Latch Voltage                                | PDR                                                                                                                           | V <sub>PDR</sub>       | 6.0  | 6.5  | 7    | V     |
| VCC OVP Level                                   |                                                                                                                               | V <sub>OVP</sub>       | 26.5 | 28   | 29   | V     |
| VCC OVP De-bounce Time                          | *                                                                                                                             | T <sub>DEB_OVP</sub>   | -    | 250  | -    | μS    |
| Protection De-Latch Counter                     | ZCD UVP, *                                                                                                                    | T <sub>CONT</sub>      | -    | 4    | -    | cycle |
| CC Integrator (COMP Pin)                        |                                                                                                                               |                        |      |      |      |       |
| COMP open                                       |                                                                                                                               | V <sub>CMP</sub>       | 4.5  | 4.7  | 4.9  | V     |
| Burst Level                                     |                                                                                                                               | V <sub>BST</sub>       | 0.24 | 0.3  | 0.36 | V     |
| Maximum On Time                                 | COMP open                                                                                                                     | T <sub>ON MAX</sub>    | 14.5 | 17   | 19.5 | μS    |



01/20/2015

| PARAMETER                     | CONDITIONS                    | SYMBOL               | MIN  | TYP  | МАХ  | UNITS |
|-------------------------------|-------------------------------|----------------------|------|------|------|-------|
| Current Sensing (CS Pin)      |                               |                      |      |      |      |       |
| Current Sense Input Threshold |                               | V <sub>OCP</sub>     | -    | 1.37 | -    | V     |
| Voltage                       | During phase low              | V <sub>OCP L</sub>   | -    | 0.1  | -    | V     |
| Soft Start Time               | V <sub>OCP</sub> :0.4~1.37, * | V <sub>OCP_ST</sub>  | -    | 10   | -    | ms    |
| LEB Time                      |                               | T <sub>LEB</sub>     | -    | 450  | -    | ns    |
| Zero Current Detector (ZCD Pi | n)                            |                      |      |      |      |       |
| Upper Clamp Voltage           |                               | V <sub>ZH</sub>      | -    | 4.6  | -    | V     |
| Lower Clamp Voltage           |                               | V <sub>ZL</sub>      | -0.3 | -    | 0    | V     |
|                               |                               | V <sub>ZCD</sub>     | -    | 0.2  | -    | V     |
| Input Voltage Threshold       | Hysteresis                    | $\Delta_{ZCD}$       | -    | 0.1  | -    | V     |
| ZCD Blanking Time             |                               | T <sub>BNK_ZCD</sub> | -    | 2    | -    | μS    |
| UVP Detect Level              |                               | V <sub>UVP</sub>     | -    | 0.5  | -    | V     |
| UVP Delay Time                | *                             | T <sub>UVP</sub>     | -    | 40   | -    | ms    |
| ZCD OVP                       |                               | V <sub>ZOVP</sub>    | 3.8  | 4    | 4.2  | V     |
| ZCD OVP De-bounce             | *                             | T <sub>ZOVP</sub>    | -    | 250  | -    | μs    |
| Minimum (ON+OFF)-Time         |                               |                      |      |      |      |       |
| Minimum ON+OFF-Time           | F <sub>S.MAX</sub> (300kHZ)   | T <sub>S MAX</sub>   | 2.83 | 3.33 | 3.83 | μS    |
| Gate Drive Output (OUT Pin)   |                               |                      | l    |      |      |       |
| Output High Clamp Level       | VCC=16V                       | $V_{G_{CLAMP}}$      | -    | 12   | -    | V     |
| Rising Time                   | VCC =15V, CL=1000pF, *        | T <sub>G_RISE</sub>  | -    | 90   | -    | ns    |
| Falling Time                  | VCC =15V, CL=1000pF, *        | $T_{G_{FALL}}$       | -    | 50   | -    | ns    |
| Time Out                      |                               |                      | •    | •    |      |       |
| Time Out                      | After Soft Start              | T <sub>IMEOUT2</sub> | -    | 150  | -    | μS    |
| Time Out                      | During Soft Start             | T <sub>IMEOUT1</sub> | 45   | 55   | 65   | μs    |
| Internal OTP (Over Temp. Prot | ection)                       |                      |      |      |      |       |
| OTP Trip Level                | *                             | OTP                  | -    | 140  | -    | °C    |
| OTP Hysteresis                | *                             | $\Delta_{OTP}$       | _    | 30   | -    | °C    |

\*: Guaranteed by design.





#### Leadtrend Technology Corporation www.leadtrend.com.tw LD7833V-DS-00 January 2015







01/20/2015

#### **Application Information**

#### **Operation Overview**

The LD7833V is a primary side regulation Flyback controller with power factor for TRIAC dimmable LED application. It provides constant current (CC) operation and requires neither photo-coupler nor secondary control circuit. It integrates lots of functions to reduce the external components counts and the size. Its major features are described as below.

The LD7833V can operate in voltage-mode. The turn-on time of the switch is fixed while the turn-off time is various in steady states. Therefore, the switching frequency changes in accordance with the input voltage variation. It also features HV pin to achieve fast start up and TRIAC phase angle detection.

#### Internal High-Voltage Startup Circuit

In order to achieve fast start-up and keep VCC energy enough in deep dimming situation, the HV pin is built in LD7833V as shown in Fig. 11 and Fig. 12. At startup transient, a high-voltage current source sinks current from the full-bridge rectifier to provide the startup current and charge VCC capacitor C1 at the same time. If VCC is below PDR, the charge current will remain at 1.3mA to protect the circuit from being damaged, even as VCC pin is shorted to ground. In contrast, the charge current will increase to 3.5mA as VCC rises above PDR voltage threshold during start up.

The LD7833V will be turned on soon as the VCC's voltage rises over UVLO(ON). It will also drive the high voltage start-up circuit to operate as a regulator and maintain the VCC voltage, particularly in deep dimming condition. The current consumed is 3.5mA max. After 160ms of HV Self Bias, the high voltage regulator will be set at 10V to reduce the power loss. Well, in order to supply sufficient VCC voltage in normal condition, it requires auxiliary voltage source to operate. The high voltage regulator will protect the controller from shut-off

at load transient as VCC voltage drops below UVLO(OFF). HV regulator will be disabled soon as the IC enters protection mode, as SCP, OVP, OTP protection...etc.







Fig. 12



# Ramp Generator Block and Zero Current Detection (ZCD)

Fig. 13 shows typical ramp generator block and ZCD block. The COMP pin voltage and the output of the ramp generator block are compared to determine the MOSFET ON-time, as shown in Fig. 14.

It will shut down the driving output if COMP pin voltage falls below the threshold of zero ON time. This optimizes the efficiency in power saving in most conditions.

As ZCD pin voltage decrease to 0.3V, the current through the transformer will drops below zero. The zero current detector will detect auxiliary winding signal to drive MOSFET that will activate the LD7833V to enter transition-mode. The ZCD comparator would not operate if ZCD pin voltage remains above 0.4V.





The 150 $\mu$ s timer generates a MOSFET turn-on signal if the driver output drops to low level for more than 150 $\mu$ s from the falling edge of the driver output. Fig. 14 shows typical ZCD-related waveforms. Since ZCD pin carries some capacitance, it produces some delay to the turn-on time caused from R<sub>Z1</sub>. During delay time, the junction capacitor of the MOSFET resonates with the primary inductor of the transformer and the drain-source voltage (V<sub>DS</sub>) decreases accordingly. So, the MOSFET consumes less voltage to turn on and it therefore minimizes the power dissipation.



# Current Sensing and Leading-edge Blanking

The LD7833V detects the primary MOSFET current over CS pin for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set at 1.37V. From above, the MOSFET peak current can be obtained from below.

$$I_{PEAK(MAX)} = \frac{1.37V}{R_S}$$

A leading-edge blanking (LEB) time is included in the input of CS pin to prevent the false-trigger from the current spike.

#### Principle of C.C. Operation

10

Primary side control is applied to eliminate secondary feedback circuit or photo-coupler to reduce the circuit cost. The switching waveforms are shown in Fig. 15.

The output current  $I_0$  can be expressed as below.

## LD7833V 01/20/2015



$$Io = \frac{1}{2} \frac{i_{S,PK} \times T_{DIS}}{T_S}$$
$$= \frac{1}{2} \frac{N_P}{N_S} \times i_{P,PK} \times \frac{T_{DIS}}{T_S}$$
$$= \frac{1}{2} \frac{N_P}{N_S} \times \frac{V_{CS}}{R_S} \times \frac{T_{DIS}}{T_S}$$

The primary peak current  $i_{P,PK}$ , inductor current discharge time (T<sub>DIS</sub>) and switching period (T<sub>S</sub>) can be detected by the IC.



Fig. 15

#### **Output Over Voltage Protection (ZCD OVP)**

As the LED string circuit opens, the reflected output voltage of aux-winding will cause ZCD voltage increase. If it's above 4V, LD7833V will shut the gate off until the next cycle of VCC hiccup is tripped, as shown in Fig. 16. The selection of output OVP level is determined according to ZCD divide resistance as the below equation:

$$V_{OVP} \times \frac{N_{VCC}}{N_S} \times \frac{R_{Z2}}{R_{Z1} + R_{Z2}} = 4V$$



### LED Short Protection (ZCD UVP) – Auto Recovery

To protect the circuit from damage as LED shorts, an auto-recovery type of ZCD UVP protection is implemented for it. Fig. 17 shows the waveforms of the ZCD UVP operation. As LED shorts, the reflected output voltage of aux-winding will cause ZCD voltage decrease. If it's below 0.5V for over the delay time of ZCD UVP, the protection will be activated to turn off the gate until the 4th cycle of VCC hiccup is tripped. The ZCD UVP delay time is to prevent the false-triggering.





Fig. 17

#### VCC Over Voltage Protection (VCC OVP)

The maximum rating of the VCC pin is limited below 28V. To protect VCC from damage due to fault condition, the LD7833V is implemented with OVP function on VCC pin. As soon as the VCC voltage is over OVP threshold (28V), the output gate drive circuit will be shutdown simultaneously thus to stop the switching of the power MOSFET until the next UVLO(ON) arrives. The VCC OVP function of the LD7833V is an auto-recovery protection. The Fig. 18 shows its operation. Upon removal of the OVP condition will resume the VCC level and the output operation.



LD7833V

#### **Output Drive Stage**

An output stage of a CMOS buffer with typical 250mA/-500mA driving capability is incorporated to drive a power MOSFET directly. The output voltage is clamped at 13V to protect the MOSFET gate even when the VCC voltage is larger than 13V.

#### Fault Protection

There are several critical protections integrated in the LD7833V to protect the power supply from being damaged. Those damages usually come from open or short condition on the pins of LD7833V.

Under the conditions listed below, the gate output will turn off immediately to protect the power circuit ---

- 1. COMP pin shorts and floats
- 2. ZCD shorts
- 3. CS floats



#### 01/20/2015

#### **TRIAC Dimming Mode**

#### Phase angle detection by HV pin

The HV pin can detects TRIAC phase by main bulk capacitor and get PD signal in compare with  $V_{DC2L}$  through phase detector as shown in Fig. 19. The PD signal controls OUT status according to the TRIAC phase condition and determines the internal reference for current control.



# Programmable Phase Angle Cut-off Function

To prevent shimmering in small conduction angle of TRIAC, the LD7833V provides the function of phase angle cut-off to force the LED load shut off before the shimmer appears.

Fig. 20 shows the operation of the phase angle cut-off function. If HV peak voltage descends to BNO level with TRIAC dimming down, LD7833V will shut the gate off until TRIAC dimming resumes to BNI level.



The phase angle cut-off setting is adjustable with the ZCD resistance, see Fig. 21. The ZCD resistance can be obtained from below equation.



Fig. 21

The following table is a suggestion for phase angle cut-off setting. The cut phase angle corresponds to the threshold of BNO/ BNI.

| R <sub>ZCD</sub>                  | Input  | Angle    | BNO/BNI   | Suggestion   | V <sub>DC2L</sub> |
|-----------------------------------|--------|----------|-----------|--------------|-------------------|
| 55.1k <r<sub>ZCD</r<sub>          | 220VAC | 40°/ 55° | 255V/293V | 58kΩ         |                   |
| 38k <r<sub>ZCD&lt;42k</r<sub>     |        | 25°/ 40° | 200V/255V | 40kΩ         | 20V               |
| 25.7k <r<sub>ZCD&lt;28.3k</r<sub> | 220VAC |          | Disable   | <b>27</b> kΩ |                   |
| 17.1k <r<sub>ZCD&lt;18.9k</r<sub> | 110VAC | 40°/ 55° | 100V/128V | 18kΩ         |                   |
| 9.5k <r<sub>ZCD&lt;10.5k</r<sub>  |        | 25°/ 40° | 66V/100V  | 10kΩ         | 10V               |
| R <sub>ZCD</sub> <6.3k            | 110VAC |          | Disable   | 6kΩ          |                   |



#### **Damping Circuit**

It's necessary to build a Damping circuit in TRIAC dimming application as shown in Fig. 22. A proper selection of capacitance of  $C_D$  can provide enough holding current to maintain TRIAC in turn-on mode.  $R_D$  is a damper for mitigating the large oscillation of the input current. If the damper is not enough, the induced ringing input current will fall below the holding current threshold to turn off TRIAC immediately as shown in Fig. 23. That's why it causes LED flicker.



14

01/20/2015



## Package Information

SOP-7



|         | Dimensions i | n Millimeters | Dimensio | ns in Inch |
|---------|--------------|---------------|----------|------------|
| Symbols | MIN          | МАХ           | MIN      | МАХ        |
| А       | 4.801        | 5.004         | 0.189    | 0.197      |
| В       | 3.810        | 3.988         | 0.150    | 0.157      |
| С       | 1.346        | 1.753         | 0.053    | 0.069      |
| D       | 0.330        | 0.508         | 0.013    | 0.020      |
| F       | 1.194        | 1.346         | 0.047    | 0.053      |
| н       | 0.178        | 0.254         | 0.007    | 0.010      |
| I       | 0.102        | 0.254         | 0.004    | 0.010      |
| J       | 5.791        | 6.198         | 0.228    | 0.244      |
| М       | 0.406        | 1.270         | 0.016    | 0.050      |
| θ       | 0°           | 8°            | 0°       | 8°         |

15

LD7833V

М

01/20/2015



SOP-8



LD7833V

01/20/2015

|         | Dimensions i | n Millimeters | Dimensio | ns in Inch |
|---------|--------------|---------------|----------|------------|
| Symbols | MIN          | МАХ           | MIN      | МАХ        |
| А       | 4.801        | 5.004         | 0.189    | 0.197      |
| В       | 3.810        | 3.988         | 0.150    | 0.157      |
| С       | 1.346        | 1.753         | 0.053    | 0.069      |
| D       | 0.330        | 0.508         | 0.013    | 0.020      |
| F       | 1.194        | 1.346         | 0.047    | 0.053      |
| Н       | 0.178        | 0.254         | 0.007    | 0.010      |
| I       | 0.102        | 0.254         | 0.004    | 0.010      |
| J       | 5.791        | 6.198         | 0.228    | 0.244      |
| М       | 0.406        | 1.270         | 0.016    | 0.050      |
| θ       | 0°           | 8°            | 0°       | 8°         |

#### **Important Notice**

Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order.



01/20/2015

## **Revision History**

| REV. | Date       | Change Notice           |
|------|------------|-------------------------|
| 00   | 01/20/2015 | Original Specification. |