

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company

## LB11988V — Monolithic Digital IC Fan Motor Driver

#### Overview

LB11988V is a motor driver IC optimal for driving the DC fan motors.

### **Functions**

- Three-phase full-wave current linear drive
- Built-in current limiter circuit
- Built-in saturation prevention circuits in both the upper and lower sides of the output stage
- Forward/backward rotation direction setting circuit built in
- FG amplifier
- Thermal shutdown circuit

## **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions     | Ratings     | Unit |
|-----------------------------|---------------------|----------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                | 24          | V    |
|                             | V <sub>S</sub> max  |                | 24          | V    |
| Maximum output current      | I <sub>O</sub> max  |                | 1.3         | А    |
| Allowable power dissipation | Pd max              | Independent IC | 0.5         | W    |
| Operating temperature       | Topr                |                | -30 to +75  | °C   |
| Storage temperature         | Tstg                |                | -55 to +150 | °C   |

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

#### Allowable Operating Ratings at Ta = 25°C

| Parameter            | Symbol            | Conditions          | Ratings    | Unit  |
|----------------------|-------------------|---------------------|------------|-------|
| Supply voltage       | ٧ <sub>S</sub>    |                     | 5 to 22    | V     |
|                      | VCC               |                     | 7 to 22    | V     |
| Hall input amplitude | V <sub>HALL</sub> | Between Hall inputs | ±30 to ±80 | mVo-p |

■ Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment. The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for new introduction or other application different from current conditions on the usage of automotive device, communication device, office equipment, industrial equipment etc. , please consult with us about usage condition (temperature, operation time etc.) prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.

Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

> SANYO Semiconductor Co., Ltd. http://semicon.sanyo.com/en/network

## **Electrical Characteristics** at Ta = 25 °C, $V_{CC} = 12V$ , $V_S = 12V$

| Devenuerten                                              | Querra ha a l               | Operativisers                                                                                         | Ratings |      |                    |      |  |
|----------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------|---------|------|--------------------|------|--|
| Parameter                                                | Symbol                      | Conditions                                                                                            | min     | typ  | max                | unit |  |
| V <sub>CC</sub> current drain                            | Icc                         | $R_L = 560\Omega (Y)$                                                                                 |         | 15   | 24                 | mA   |  |
| Output                                                   |                             |                                                                                                       |         |      |                    |      |  |
| Output saturation voltage                                | V <sub>O</sub> sat1         | $I_O = 500$ mA, Rf = 0.5 $\Omega$ , Sink + Source<br>(Saturation prevention function included)        |         | 2.1  | 2.6                | V    |  |
|                                                          | V <sub>O</sub> sat2         | $I_{O}$ = 1.0A, Rf = 0.5 $\Omega$ , Sink + Source<br>(Saturation prevention function included)        |         | 2.6  | 3.5                | V    |  |
| Output leakage current                                   | I <sub>O</sub> leak         |                                                                                                       |         |      | 1.0                | mA   |  |
| Hall amplifier                                           |                             |                                                                                                       |         | •    |                    |      |  |
| Input offset voltage                                     | V <sub>off</sub> (HALL)     |                                                                                                       | -6      |      | +6                 | mV   |  |
| Input bias current                                       | V <sub>b</sub> (HALL)       | V <sub>IN</sub> , W <sub>IN</sub>                                                                     |         | 1    | 3                  | μA   |  |
| Common-mode input voltage                                | V <sub>CM</sub> (HALL)      |                                                                                                       | 3       |      | V <sub>CC</sub> -3 | V    |  |
| FR                                                       | •                           |                                                                                                       |         | •    |                    |      |  |
| Threshold voltage                                        | VFRTH                       |                                                                                                       | 4       |      | 8                  | V    |  |
| Input bias current                                       | lb (FR)                     |                                                                                                       | -5      |      |                    | μA   |  |
| Current limiter                                          |                             |                                                                                                       |         |      |                    |      |  |
| LIM pin current limit level                              | ILIM                        | Rf = $0.5\Omega$ , With the Hall input logic states fixed<br>(U, V, W = high, high, low)              |         | 1    |                    | A    |  |
| Saturation                                               |                             |                                                                                                       |         |      |                    |      |  |
| Saturation prevention circuit lower side voltage setting | V <sub>O</sub> sat<br>(DET) | RL = $560\Omega$ (Y), Rf = $0.5\Omega$ , The voltage between<br>each output and the corresponding Rf. |         | 0.28 |                    | V    |  |
| FG amplifier                                             |                             |                                                                                                       |         |      |                    |      |  |
| Upper side output saturation voltage                     | Vsatu (SH)                  |                                                                                                       | 11.8    |      |                    | V    |  |
| Lower side output saturation voltage                     | Vsatd (SH)                  |                                                                                                       |         |      | 0.3                | V    |  |
| Hysteresis                                               | Vhys                        |                                                                                                       |         | 23   |                    | mV   |  |
| TSD operating temperature                                | T-TSD                       | Design target value*                                                                                  |         | 170  |                    | °C   |  |

Note  $^{\star}$  : Items shown to be design target values in the conditions column are not measured.

## Package Dimensions

unit : mm (typ)

3315





### **Pin Assignment**



#### **Truth Table and Control Functions**

|   |             |   | Hall input |   |    |   |
|---|-------------|---|------------|---|----|---|
|   | Source→Sink | U | V          | W | FR |   |
|   | $V\toW$     |   |            |   | Н  |   |
| 1 | $W\toV$     | Н | Н          | L | L  |   |
| - | $U\toW$     |   |            |   | н  |   |
| 2 | $W\toU$     | Н | L          | L | L  | 1 |
|   | $U\toV$     |   |            |   | н  |   |
| 3 | $V\toU$     | Н | L          | Н | L  |   |
|   | $W\toV$     |   |            |   | н  |   |
| 4 | $V\toW$     | L | L          | Н | L  | ] |
| - | $W\toU$     |   |            |   | Н  |   |
| 5 | $U\toW$     | L | Н          | Н | L  | 1 |
|   | $V\toU$     |   |            |   | н  |   |
| 6 | $U\toV$     | L | Н          | L | L  | ] |

- Note : The "H" state for FR is defined as a voltage of 8V or higher, and the "L" state for FR is defined as a voltage of 4V or lower. (When  $V_{CC}$  = 12V.)
- Note : For the Hall inputs, the input high state is defined to be the state where the (+) input is higher than the corresponding (-) input by 0.01V or higher, and the input low state is defined to be the state where the (+) input is lower than the corresponding (-) input by 0.01V or higher.

Note : Since this drive technique is a 180° current application scheme, the phases other than the sink and the source phases will not turn off. **Block Diagram** 





| Pin No. | Pin name                             | Function                                                                                                                 |  |  |
|---------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| 6 GND   |                                      | Ground for circuits other than the output transistors.                                                                   |  |  |
|         |                                      | Note that the Rf pin will be at the lowest potential of the output transistors.                                          |  |  |
| 3       | FGOUT                                | This is the FG amplifier output pin. Internally, it is a resistive load. (Pull up)                                       |  |  |
| 5       | FR                                   | Forward/reverse switching pin                                                                                            |  |  |
| 9       | FC                                   | Corrects the frequency characteristics of the saturation prevention circuit loop and current limiter circuit.            |  |  |
| 10, 11  | U <sub>IN</sub> +, U <sub>IN</sub> - | U-phase Hall input. Logic high refers to the state where IN <sup>+</sup> > IN <sup>-</sup> .                             |  |  |
| 12, 14  | VIN <sup>+</sup> , VIN <sup>-</sup>  | V-phase Hall input. Logic high refers to the state where IN <sup>+</sup> > IN <sup>-</sup> .                             |  |  |
| 15, 16  | W <sub>IN</sub> +, W <sub>IN</sub> - | W-phase Hall input. Logic high refers to the state where IN+ > IN <sup>-</sup> .                                         |  |  |
| 18      | V <sub>CC</sub>                      | Power supply provided to all IC internal circuits other than the output block.                                           |  |  |
|         |                                      | This voltage must be stabilized so that ripple and noise do not enter the IC.                                            |  |  |
| 19      | ٧ <sub>S</sub>                       | Output block power supply                                                                                                |  |  |
| 5       | RF                                   | Used for output current detection. The current limiter circuit operates using the resistor (Rf) connected between this   |  |  |
|         |                                      | pin and ground.                                                                                                          |  |  |
|         |                                      | Note that the lower side saturation prevention circuit operates according to the voltage that appears on this pin.       |  |  |
|         |                                      | Since the over-saturation level is set by this voltage, the level of the lower side saturation prevention circuit may be |  |  |
|         |                                      | degraded in the large current region if the value of Rf is made extremely small.                                         |  |  |
| 23      | UOUT                                 | U-phase Hall output.                                                                                                     |  |  |
| 24      | VOUT                                 | V-phase Hall output. (These pins include internal spark killer diodes.)                                                  |  |  |
| 1       | WOUT                                 | W-phase Hall output.                                                                                                     |  |  |

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of February, 2012. Specifications and information herein are subject to change without notice.