IN74ACT323

## 8-Bit Bidirectional Universal Shift Register with Parallel I/O High-Speed Silicon-Gate CMOS

The IN74ACT323 is identical in pinout to the LS/ALS323, HC/HCT323. The IN74ACT323 may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs.

The IN74ACT323 features a multiplexed parallel input/output data port to achieve full 8-bit handling in a 20 pin package. Due to the large output drive capability and the 3-state feature, this device is ideally suited for interface with bus lines in a bus-oriented system.

Two Mode-Select inputs and two Output Enable inputs are used to choose the mode of operation as listed in the Function Table. Synchronous parallel loading is accomplished by taking both ModeSelect lines, $\mathrm{S}_{1}$ and $\mathrm{S}_{2}$, high. This places the outputs in the highimpedance state, which permits data applied to the data port to be clocked into the register. Reading out of the register can be accomplished when the outputs are enabled. The active-low synchronous Reset overrides all other inputs.

- TTL/NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: $1.0 \mu \mathrm{~A} ; 0.1 \mu \mathrm{~A} @ 25^{\circ} \mathrm{C}$
- Outputs Source/Sink 24 mA


## LOGIC DIAGRAM




ORDERING INFORMATION
IN74ACT323N Plastic
IN74ACT323DW SOIC
$\mathrm{T}_{\mathrm{A}}=-40^{\circ}$ to $85^{\circ} \mathrm{C}$ for all packages

PIN ASSIGNMENT

| S1 1 - | 207 V cc |
| :---: | :---: |
| OE1 $\mathrm{O}_{2}$ | 19] s2 |
| OE2 ${ }^{3}$ | 18] $\mathrm{S}_{\mathrm{H}}$ |
| ${\mathrm{PG} / Q_{G} \mathrm{C} 4}^{4}$ | $17 \mathrm{QH}{ }^{\prime}$ |
| PE/QE 45 | 16 PH/QH |
| PC/QC 46 | $15] \mathrm{PF} / \mathrm{Q}_{\mathrm{F}}$ |
| $P_{\text {A }} / Q_{\text {A }} \mathrm{C}_{7}$ | $14 .{ }_{P D} / Q_{D}$ |
| $\mathrm{QA}^{\prime} \mathrm{Cl}_{8}$ | $13] \mathrm{P}_{\mathrm{B}} / \mathrm{Q}_{\mathrm{B}}$ |
| RESET [9 | $12] \mathrm{CLOCK}$ |
| GND 10 | $11] S_{A}$ |

MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | DC Input Voltage (Referenced to GND) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OUT}}$ | DC Output Voltage (Referenced to GND) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{IN}}$ | DC Input Current, per Pin | $\pm 20$ | mA |
| $\mathrm{I}_{\mathrm{OUT}}$ | DC Output Sink/Source Current, per Pin | $\pm 50$ | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | DC Supply Current, $\mathrm{V}_{\mathrm{CC}}$ and GND Pins | $\pm 50$ | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation in Still Air, Plastic DIP+ |  |  |
| $\mathrm{Tstg}^{\text {SOIC Package }+}$ | Storage Temperature | 750 | mW |
| $\mathrm{~T}_{\mathrm{L}}$ | Lead Temperature, 1 mm from Case for 10 Seconds <br> (Plastic DIP or SOIC Package) | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

*Maximum Ratings are those values beyond which damage to the device may occur.
Functional operation should be restricted to the Recommended Operating Conditions.

+ Derating - Plastic DIP: - $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ}$ to $125^{\circ} \mathrm{C}$
SOIC Package: : $-7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ}$ to $125^{\circ} \mathrm{C}$


## RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage (Referenced to GND) | 4.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{OUT}}$ | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{T}_{\mathrm{J}}$ | Junction Temperature (PDIP) |  | 140 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature, All Package Types | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{OH}}$ | Output Current - High |  | -24 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Current - Low |  | 24 | mA |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Input Rise and Fall Time ${ }^{*}$ <br> (except Schmitt Inputs) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 0 | 10 |
| $\mathrm{~ns} / \mathrm{V}$ |  |  |  |  |

${ }^{*} V_{\text {IN }}$ from 0.8 V to 2.0 V

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUT }}$ should be constrained to the range $\mathrm{GND} \leq\left(\mathrm{V}_{\text {IN }}\right.$ or $\mathrm{V}_{\text {OUT }}$ ) $\leq \mathrm{V}_{\text {CC }}$.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $\mathrm{V}_{\mathrm{CC}}$ ). Unused outputs must be left open.

DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

| Symbol | Parameter | Test Conditions | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ \mathrm{~V} \end{gathered}$ | Guaranteed Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ 85^{\circ} \mathrm{C} \end{gathered}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum HighLevel Input Voltage | $\mathrm{V}_{\text {OUT }}=0.1 \mathrm{~V}$ or $\mathrm{V}_{\text {CC }}-0.1 \mathrm{~V}$ | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | $\mathrm{V}_{\text {OuT }}=0.1 \mathrm{~V}$ or $\mathrm{V}_{\text {CC }}-0.1 \mathrm{~V}$ | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum HighLevel Output Voltage | $\mathrm{I}_{\text {OUT }} \leq-50 \mu \mathrm{~A}$ | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ | V |
|  |  | $\begin{aligned} & \hline{ }^{*} \mathrm{~V}_{\mathrm{IV}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 3.86 \\ & 4.86 \end{aligned}$ | $\begin{aligned} & 3.76 \\ & 4.76 \end{aligned}$ |  |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low- <br> Level Output Voltage | $\mathrm{I}_{\text {OUt }} \leq 50 \mu \mathrm{~A}$ | $\begin{aligned} & \hline 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | V |
|  |  | $\begin{gathered} { }^{*} \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \\ \hline \end{gathered}$ | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.36 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.44 \\ & 0.44 \end{aligned}$ |  |
| $\mathrm{I}_{\text {IN }}$ | Maximum Input Leakage Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 5.5 | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{I}_{\text {CCT }}$ | Additional Max. $\mathrm{I}_{\mathrm{CC}} /$ Input | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}-2.1 \mathrm{~V}$ | 5.5 |  | 1.5 | mA |
| $\mathrm{I}_{\mathrm{Oz}}$ | Maximum Three- <br> State Leakage <br> Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}(\mathrm{OE})=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | 5.5 | $\pm 0.6$ | $\pm 6.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OLD }}$ | +Minimum Dynamic Output Current | $\mathrm{V}_{\text {OLD }}=1.65 \mathrm{~V}$ Max | 5.5 |  | 75 | mA |
| $\mathrm{I}_{\text {OHD }}$ | +Minimum Dynamic Output Current | $\mathrm{V}_{\text {OHD }}=3.85 \mathrm{~V}$ Min | 5.5 |  | -75 | mA |
| $\mathrm{I}_{\text {CC }}$ | Maximum Quiescent Supply Current (per Package) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 5.5 | 8.0 | 80 | $\mu \mathrm{A}$ |

* All outputs loaded; thresholds on input associated with output under test.
+Maximum test duration 2.0 ms , one output loaded at a time.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, Input $\left.\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=3.0 \mathrm{~ns}\right)$

| Symbol | Parameter | Guaranteed Limits |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $25^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  |
|  |  | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock Frequency (Figure 1) | 120 |  | 110 |  | MHz |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, Clock to $\mathrm{Q}_{\mathrm{A}}{ }^{\prime}$ or $\mathrm{Q}_{\mathrm{H}}{ }^{\prime}$ (Figure 1) | 5.0 | 12.5 | 4.0 | 14.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay, Clock to $\mathrm{Q}_{\mathrm{A}}{ }^{\prime}$ or $\mathrm{Q}_{\mathrm{H}}{ }^{\prime}$ (Figure 1) | 5.0 | 13.5 | 4.5 | 15.0 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, Clock to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 1) | 5.0 | 12.5 | 4.5 | 13.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay, Clock to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 1) | 6.0 | 15.0 | 5.0 | 16.5 | ns |
| $\mathrm{t}_{\text {PzH }}$ | Propagation Delay, OE1, OE2 to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 3) | 3.5 | 11.0 | 3.0 | 12.5 | ns |
| $\mathrm{t}_{\text {PZL }}$ | Propagation Delay , OE1, OE2 to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 3) | 3.5 | 11.5 | 3.0 | 13.0 | ns |
| $\mathrm{t}_{\text {PHZ }}$ | Propagation Delay , OE1, OE2 to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 3) | 4.0 | 12.5 | 3.0 | 13.5 | ns |
| $\mathrm{t}_{\text {PLZ }}$ | Propagation Delay , OE1, OE2 to $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ (Figure 3) | 3.0 | 11.5 | 2.5 | 12.5 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | 4.5 |  | 4.5 |  | pF |


|  |  | Typical @25 ${ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  |
| :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | 170 | pF |

TIMING REQUIREMENTS $\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}\right.$, Input $\left.\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=3.0 \mathrm{~ns}\right)$

| Symbol |  | Parameter |  | Guaranteed Limits |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
|  |  | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to <br> $85^{\circ} \mathrm{C}$ | Unit |  |
| $\mathrm{t}_{\mathrm{su}}$ | Minimum Setup Time, Mode Select S1 or S2 to Clock (Figure 4) | 5.0 | 5.0 | ns |  |
| $\mathrm{t}_{\mathrm{su}}$ | Minimum Setup Time, Data Inputs $\mathrm{P}_{\mathrm{A}}$ thru $\mathrm{P}_{\mathrm{H}}$ to Clock (Figure 4) | 4.0 | 4.5 | ns |  |
| $\mathrm{t}_{\mathrm{su}}$ | Minimum Setup Time, Data Inputs $\mathrm{S}_{\mathrm{A}}, \mathrm{S}_{\mathrm{H}}$ to Clock (Figure 4) | 4.5 | 5.0 | ns |  |
| $\mathrm{t}_{\mathrm{su}}$ | Minimum Setup Time, Reset to Clock (Figure 2) | 2.5 | 2.5 | ns |  |
| $\mathrm{t}_{\mathrm{h}}$ | Minimum Hold Time, Clock to Mode Select S1 or S2 (Figure 4) | 1.5 | 1.5 | ns |  |
| $\mathrm{t}_{\mathrm{h}}$ | Minimum Hold Time, Clock to Data Inputs $\mathrm{P}_{\mathrm{A}}$ thru P $\mathrm{P}_{\mathrm{H}}$ (Figure 4) | 1.0 | 1.0 | ns |  |
| $\mathrm{t}_{\mathrm{h}}$ | Minimum Hold Time, Clock to Data Inputs $\mathrm{S}_{\mathrm{A}}, \mathrm{S}_{\mathrm{H}}$ (Figure 4) | 1.0 | 1.0 | ns |  |
| $\mathrm{t}_{\mathrm{h}}$ | Minimum Hold Time, Clock to Reset (Figure 2) | 1.0 | 1.0 | ns |  |
| $\mathrm{t}_{\mathrm{w}}$ | Minimum Pulse Width, Clock (Figure 1) | 4.0 | 4.5 | ns |  |

## FUNCTION TABLE

| Inputs |  |  |  |  |  |  |  |  | Response |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | Reset | Mode <br> Select |  | Output <br> Enables |  | Clock | Serial <br> Inputs |  | $\begin{array}{\|l\|} \hline \mathrm{P}_{\mathrm{A}} \\ \mathrm{Q}_{\mathrm{A}} \end{array}$ | $\begin{array}{\|c\|} \hline \mathrm{P}_{\mathrm{B}} \\ \mathrm{Q}_{\mathrm{B}} \end{array}$ | $\begin{array}{\|l\|} \hline \mathrm{P}_{\mathrm{C}} \\ \mathrm{Q}_{\mathrm{C}} \end{array}$ | $\left\lvert\, \begin{array}{l\|} \hline \mathrm{P}_{\mathrm{D}} / \\ \mathrm{Q}_{\mathrm{D}} \end{array}\right.$ | $\begin{aligned} & \mathrm{P}_{\mathrm{E} /} \\ & \mathrm{Q}_{\mathrm{E}} \end{aligned}$ | $\begin{aligned} & \mathrm{P}_{\mathrm{F}} / \\ & \mathrm{Q}_{\mathrm{F}} \end{aligned}$ | $\begin{array}{\|l\|} \hline \mathrm{P}_{\mathrm{G}} / \\ \mathrm{Q}_{\mathrm{G}} \end{array}$ | $\begin{aligned} & \mathrm{P}_{\mathrm{H}} / \\ & \mathrm{Q}_{\mathrm{H}} \end{aligned}$ | $\mathrm{Q}_{\mathrm{A}}$, | $\mathrm{Q}_{\mathrm{H}}$ ' |
|  |  | $\mathrm{S}_{2}$ | $\mathrm{S}_{1}$ | OE1 ${ }^{4}$ | OE2 ${ }^{\text {¢ }}$ |  | $\mathrm{D}_{\mathrm{A}}$ | $\mathrm{D}_{\mathrm{H}}$ |  |  |  |  |  |  |  |  |  |  |
| Reset | L | X | L | L | L | $\checkmark$ | X | X | L | L | L | L | L | L | L | L | L | L |
|  | L | L | X | L | L | $\square$ | X | X | L | L | L | L | L | L | L | L | L | L |
|  | L | H | H | X | X | X | X | X | $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z}$ |  |  |  |  |  |  |  | L | L |
| Shift <br> Right | H | L | H | H | X | $\checkmark$ | D | X | Shift Right: $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z}$; $\mathrm{D}_{\mathrm{A}} \longrightarrow \mathrm{F}_{\mathrm{A}} ; \mathrm{F}_{\mathrm{A}} \longrightarrow \mathrm{F}_{\mathrm{B}}$; etc |  |  |  |  |  |  |  | D | $\mathrm{Q}_{\mathrm{G}}$ |
|  | H | L | H | X | H | $\checkmark$ | D | X | Shift Right: $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z}$; $\mathrm{D}_{\mathrm{A}} \rightarrow \mathrm{F}_{\mathrm{A}} ; \mathrm{F}_{\mathrm{A}} \rightarrow \mathrm{F}_{\mathrm{B}}$; etc |  |  |  |  |  |  |  | D | $\mathrm{Q}_{\mathrm{G}}$ |
|  | H | L | H | L | L | $\checkmark$ | D | X | $\begin{gathered} \text { Shift Right: } \mathrm{D}_{\mathrm{A}}^{\longrightarrow} \mathrm{F}_{\mathrm{A}}=\mathrm{Q}_{\mathrm{A}} ; \\ \mathrm{F}_{\mathrm{A}}^{\longrightarrow} \mathrm{F}_{\mathrm{B}}=\mathrm{Q}_{\mathrm{B}} ; \text { etc } \end{gathered}$ |  |  |  |  |  |  |  | D | $\mathrm{Q}_{\mathrm{G}}$ |
| Shift <br> Left | H | H | L | H | X | $\checkmark$ | X | D | $\begin{aligned} & \text { Shift Left: } \mathrm{Q}_{\mathrm{A}} \text { through } \mathrm{Q}_{\mathrm{H}}=\mathrm{Z} \text {; } \\ & \mathrm{D}_{\mathrm{H}} \mathrm{~F}_{\mathrm{H}} ; \mathrm{F}_{\mathrm{H}} \longrightarrow \mathrm{~F}_{\mathrm{G}} ; \text { etc } \end{aligned}$ |  |  |  |  |  |  |  | $\mathrm{Q}_{\mathrm{B}}$ | D |
|  | H | H | L | X | H | $\checkmark$ | X | D | Shift Left: $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z}$; <br> $\mathrm{D}_{\mathrm{H}} \longrightarrow \mathrm{F}_{\mathrm{H}} ; \mathrm{F}_{\mathrm{H}} \longrightarrow \mathrm{F}_{\mathrm{G}}$; etc |  |  |  |  |  |  |  | QB | D |
|  | H | H | L | L | L | $\checkmark$ | X | D | $\begin{gathered} \text { Shift Left: } \mathrm{D}_{\mathrm{H}} \longrightarrow \mathrm{~F}_{\mathrm{H}}=\mathrm{Q}_{\mathrm{H}} ; \\ \mathrm{F}_{\mathrm{H}} \rightarrow \mathrm{~F}_{\mathrm{G}}=\mathrm{Q}_{\mathrm{G}} ; \text { etc } \end{gathered}$ |  |  |  |  |  |  |  | $\mathrm{Q}_{\mathrm{B}}$ | D |
| Parallel <br> Load | H | H | H | X | X | $\checkmark$ | X | X | Parallel Load $\mathrm{P}_{\mathrm{N}} \longrightarrow \mathrm{F}_{\mathrm{N}}$ |  |  |  |  |  |  |  | $\mathrm{P}_{\text {A }}$ | $\mathrm{P}_{\mathrm{H}}$ |
| Hold | H | L | L | H | X | X | X | X | Hold: $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z} ; \mathrm{F}_{\mathrm{N}}=\mathrm{F}_{\mathrm{N}}$ |  |  |  |  |  |  |  | $\mathrm{P}_{\mathrm{A}}$ | $\mathrm{P}_{\mathrm{H}}$ |
|  | H | L | L | X | H | X | X | X | Hold: $\mathrm{Q}_{\mathrm{A}}$ through $\mathrm{Q}_{\mathrm{H}}=\mathrm{Z} ; \mathrm{F}_{\mathrm{N}}=\mathrm{F}_{\mathrm{N}}$ |  |  |  |  |  |  |  | $\mathrm{P}_{\mathrm{A}}$ | $\mathrm{P}_{\mathrm{H}}$ |
|  | H | L | L | L | L | X | X | X | Hold: $\mathrm{Q}_{\mathrm{N}}=\mathrm{Q}_{\mathrm{H}}$ |  |  |  |  |  |  |  | $\mathrm{P}_{\text {A }}$ | $\mathrm{P}_{\mathrm{H}}$ |

[^0]D = data on serial input
F = flip-flop (see Logic Diagram)
$\uparrow$ When one or both output controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.


Figure 1. Switching Waveform


Figure 3. Switching Waveform


Figure 2. Switching Waveform


Figure 4. Switching Waveform

## EXPANDED LOGIC DIAGRAM



N SUFFIX PLASTIC DIP
(MS - 001AD)


NOTES:

| $\phi \mid 0.25(0.010)(M)$ | T |
| :--- | :--- | :--- |

1. Dimensions "A", "B" do not include mold flash or protrusions.

Maximum mold flash or protrusions $0.25 \mathrm{~mm}(0.010)$ per side.


|  | Dimension, mm |  |
| :---: | :---: | :---: |
| Symbol | MIN | MAX |
| $\mathbf{A}$ | 24.89 | 26.92 |
| $\mathbf{B}$ | 6.1 | 7.11 |
| $\mathbf{C}$ |  | 5.33 |
| $\mathbf{D}$ | 0.36 | 0.56 |
| $\mathbf{F}$ | 1.14 | 1.78 |
| $\mathbf{G}$ | 2.54 |  |
| $\mathbf{H}$ | 7.62 |  |
| $\mathbf{J}$ | $0^{\circ}$ | $10^{\circ}$ |
| $\mathbf{K}$ | 2.92 | 3.81 |
| $\mathbf{L}$ | 7.62 | 8.26 |
| $\mathbf{M}$ | 0.2 | 0.36 |
| $\mathbf{N}$ | 0.38 |  |

## D SUFFIX SOIC

(MS - 013AC)


|  | Dimension, mm |  |
| :---: | :---: | :---: |
| Symbol | MIN | MAX |
| $\mathbf{A}$ | 12.6 | 13 |
| $\mathbf{B}$ | 7.4 | 7.6 |
| $\mathbf{C}$ | 2.35 | 2.65 |
| $\mathbf{D}$ | 0.33 | 0.51 |
| $\mathbf{F}$ | 0.4 | 1.27 |
| $\mathbf{G}$ | 1.27 |  |
| $\mathbf{H}$ | 9.53 |  |
| $\mathbf{J}$ | $0^{\circ}$ | $8{ }^{\circ}$ |
| $\mathbf{K}$ | 0.1 | 0.3 |
| $\mathbf{M}$ | 0.23 | 0.32 |
| $\mathbf{P}$ | 10 | 10.65 |
| $\mathbf{R}$ | 0.25 | 0.75 |


[^0]:    Z = high impedance

