

# CMOS DUAL SyncFIFO<sup>™</sup> DUAL 256 x 18, DUAL 512 x 18, DUAL 1024 x 18

## IDT72805LB IDT72815LB IDT72825LB

# FEATURES:

- The 72805 is equivalent to two 72205LB 256 x 18 FIFOs
- The 72815 is equivalent to two 72215LB 512 x 18 FIFOs
- The 72825 is equivalent to two 72225LB 1024 x 18
   FIFOs
- Offers optimal combination of large capacity (2K), high speed, design flexibility, and small footprint
- Ideal for the following applications:
  - Network switching
  - Two level prioritization of parallel data
  - Bidirectional data transfer
  - Busmatching between 18-bit and 36-bit data paths
  - Width expansion to 36-bit per package
  - Depth expansion to 2048 words per package
- 20ns read/write cycle time, 12ns access time
- Read and write clocks can be asynchronous or coincident (permits simultaneous reading and writing of data on a single clock edge)
- Programmable almost-empty and almost-full flags
- Empty and Full flags signal FIFO status
- · Half-Full flag capability in single device configuration

- Enable puts output data bus in high impedance state
- · High-performance submicron CMOS technology
- Available in a 121-lead, 16 x 16 mm plastic Ball Grid Array (BGA)
- Industrial temperature range (-40°C to +85°C) is available, tested to military electrical specifications

# **DESCRIPTION:**

The IDT72805LB/72815LB/72825LB are dual 18-bit-wide synchronous (clocked) first-in, first-out (FIFO) memories. These devices are functionally equivalent to two IDT72205LB/72215LB/72225LB FIFOs in a single package with all associated control, data, and flag lines assigned to independent pins. These FIFOs are applicable for a wide variety of data buffering needs, such as optical disk controllers, local area networks (LANs), and interprocessor communication.

Each of the two FIFOs contained in the IDT72805LB/ 72815LB/72825LB has an 18-bit input data port (D0 - D17) and an 18-bit output data port (Q0 - Q17). Each input port is controlled by a free-running Write Clock (WCLK) and a data input Write Enable pin (WEN). Data is written into each array on every rising clock edge of the appropriate Write Clock (WCLK) when its corresponding Write Enable line (WEN) is asserted.



**COMMERCIAL TEMPERATURE RANGE** 

©1996 Integrated Device Technology, Inc For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-839

# **DESCRIPTION (CONTINUED)**

The output port of each FIFO bank is controlled by a Read Clock pin (RCLK) and a Read Enable pin (REN). The Read Clock can be tied to the Write Clock for single clock operation or the two clock lines can run asynchronously to one another for dual clock operation. An Output Enable pin ( $\overline{OE}$ ) is provided on the read port of each FIFO for three-state output control.

Each of the two FIFOs has fixed flags, an Empty ( $\overline{\text{EF}}$ ) and a Full ( $\overline{\text{FF}}$ ). Two kinds of programmable flags, an Almost-Empty ( $\overline{\text{PAE}}$ ) and an Almost-Full ( $\overline{\text{PAF}}$ ), are provided to improve the utilization of each FIFO memory bank. The offset loading of the programmable flags is controlled by a simple state machine and

is initiated by asserting the load pin  $(\overline{LD})$ . A Half-Full flag  $(\overline{HF})$  is available for each FIFO that is implemented as a single device.

The IDT72805LB/72815LB/72825LB are depth expandable using a daisy-chain technique. A set of expansion pins (XI and XO) are provided for each FIFO. In depth expansion configuration, FL is grounded on the first device and set high for all other devices in the daisy-chain.

The IDT72805LB/72815LB/72825LB is fabricated using IDT's high speed submicron CMOS technology.

| A | WCLKA | DA3  | DA1         | DA0          | DB13               | DB16                 | RCLKB | LDB          | RSB  | QB17 | QB16                |
|---|-------|------|-------------|--------------|--------------------|----------------------|-------|--------------|------|------|---------------------|
| в | PAFA  | DA4  | WENA        | DA2          | DB12               | DB15                 | RENB  | OEB          | EFB  | QB15 | QB14                |
| c | FFA   | RXIA | <b>WXIA</b> | DA5          | DB14               | DB11                 | GND   | DB17         | GND  | QB13 | QB11                |
| D | RXOA  | QA0  | QA2         | FLA          | DB8                | DB10                 | DB7   | VCC          | QB12 | QB10 | QB8                 |
| E | QA1   | QA4  | QA3         | WXOA/<br>HFA | PAEA               | DB9                  | DB6   | VCC          | VCC  | QB9  | QB7                 |
| F | QA5   | QA6  | GND         | VCC          | GND                | GND                  | GND   | VCC          | GND  | QB6  | QB5                 |
| G | QA7   | QA9  | VCC         | VCC          | DA6                | DA9                  | PAEB  | WXOB/<br>HFB | QB3  | QB4  | QB1                 |
| н | QA8   | QA10 | QA12        | VCC          | DA7                | DA10                 | DA8   | FLB          | QB2  | QB0  | RXOB                |
| J | QA11  | QA13 | GND         | DA17         | GND                | DA11                 | DA14  | DB5          | WXIB | RXIB | FFB                 |
| к | QA14  | QA15 | EFA         | OEA          | RENA               | DA15                 | DA12  | DB2          | WENB | DB4  | PAFB                |
| L | QA16  | QA17 | RSA         | LDA          | RCKLA              | DA16                 | DA13  | DB0          | DB1  | DB3  | WCLKE               |
| ~ | 1     | 2    | 3           | 4            | 5                  | 6                    | 7     | 8            | 9    | 10   | <b>11</b><br>3139 d |
|   |       |      |             |              | BC<br>(BG 1<br>TOP | 5A<br> 21-1)<br>VIFW |       |              |      |      |                     |

# **PIN CONFIGURATION**

5.17

# **PIN DESCRIPTION**

| Symbol               | Name                                  | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------|---------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DA0–DA17<br>DB0–DB17 | Data Inputs                           | Ι   | Data inputs for a 18-bit bus.                                                                                                                                                                                                                                                                                                                                                                 |
| RSA<br>RSB           | Reset                                 | Ι   | When $\overline{\text{RS}}$ is set LOW, internal read and write pointers are set to the first location of the RAM array, $\overline{\text{FF}}$ and $\overline{\text{PAF}}$ go HIGH, and $\overline{\text{PAE}}$ and $\overline{\text{EF}}$ go LOW. A reset is required before an initial WRITE after power-up.                                                                               |
| WCLKA<br>WCLKB       | Write Clock                           | Ι   | When $\overline{\text{WEN}}$ is LOW, data is written into the FIFO on a LOW-to-HIGH transition of WCLK, if the FIFO is not full.                                                                                                                                                                                                                                                              |
| WENA<br>WENB         | Write Enable                          | Ι   | When $\overline{\text{WEN}}$ is LOW, data is written into the FIFO on every LOW-to-HIGH transition of WCLK. When $\overline{\text{WEN}}$ is HIGH, the FIFO holds the previous data. Data will not be written into the FIFO if the $\overline{\text{FF}}$ is LOW.                                                                                                                              |
| RCLKA<br>RCLKB       | Read Clock                            | Ι   | When $\overline{\text{REN}}$ is LOW, data is read from the FIFO on a LOW-to-HIGH transition of RCLK, if the FIFO is not empty.                                                                                                                                                                                                                                                                |
| RENA<br>RENB         | Read Enable                           | Ι   | When $\overline{\text{REN}}$ is LOW, data is read from the FIFO on every LOW-to-HIGH transition of RCLK. When $\overline{\text{REN}}$ is HIGH, the output register holds the previous data. Data will not be read from the FIFO if the $\overline{\text{EF}}$ is LOW.                                                                                                                         |
| OEA<br>OEB           | Output Enable                         | Ι   | When $\overline{OE}$ is LOW, the data output bus is active. If $\overline{OE}$ is HIGH, the output data bus will be in a high-impedance state.                                                                                                                                                                                                                                                |
| LDA<br>LDB           | Load                                  | I   | When $\overline{\text{LD}}$ is LOW, data on the inputs D0–D9 is written to the offset and depth registers<br>on the LOW-to-HIGH transition of the WCLK, when $\overline{\text{WEN}}$ is LOW. When $\overline{\text{LD}}$ is LOW,<br>data on the outputs Q0–Q9 is read from the offset and depth registers on the LOW-to-<br>HIGH transition of the RCLK, when $\overline{\text{REN}}$ is LOW. |
| FLA<br>FLB           | First Load                            | I   | In the single device or width expansion configuration, $\overline{FL}$ is grounded. In the depth expansion configuration, $\overline{FL}$ is grounded on the first device (first load device) and set to HIGH for all other devices in the daisy chain.                                                                                                                                       |
| WXIA<br>WXIB         | Write Expansion<br>Input              | Ι   | In the single device or width expansion configuration, $\overline{WXI}$ is grounded. In the depth expansion configuration, $\overline{WXI}$ is connected to $\overline{WXO}$ (Write Expansion Out) of the previous device.                                                                                                                                                                    |
| RXIA<br>RXIB         | Read Expansion<br>Input               | Ι   | In the single device or width expansion configuration, RXI is grounded. In the depth expansion configuration, $\overline{\text{RXI}}$ is connected to $\overline{\text{RXO}}$ (Read Expansion Out) of the previous device.                                                                                                                                                                    |
| EFA<br>EFB           | Empty Flag                            | 0   | When $\overline{\text{EF}}$ is LOW, the FIFO is empty and further data reads from the output are inhibited.<br>When $\overline{\text{EF}}$ is HIGH, the FIFO is not empty. $\overline{\text{EF}}$ is synchronized to RCLK.                                                                                                                                                                    |
| PAEA<br>PAEB         | Programmable<br>Almost-Empty Flag     | 0   | When PAE is LOW, the FIFO is almost empty based on the offset programmed into the FIFO. The default offset at reset is 31 from empty for 72805LB, 63 from empty for 72815LB, and 127 from empty for 72825LB.                                                                                                                                                                                  |
| PAFA<br>PAFB         | Programmable<br>Almost-Full Flag      | 0   | When PAF is LOW, the FIFO is almost full based on the offset programmed into the FIFO. The default offset at reset is 31 from full for 72805LB, 63 from full for 72815LB, and 127 from full for 72825LB.                                                                                                                                                                                      |
| FFA<br>FFB           | Full Flag                             | 0   | When $\overline{FF}$ is LOW, the FIFO is full and further data writes into the input are inhibited.<br>When $\overline{FF}$ is HIGH, the FIFO is not full. $\overline{FF}$ is synchronized to WCLK.                                                                                                                                                                                           |
| WXOA/HFA<br>WXOB/HFB | Write Expansion<br>Out/Half-Full Flag | 0   | In the single device or width expansion configuration, the device is more than half full when $\overline{\text{HF}}$ is LOW. In the depth expansion configuration, a pulse is sent from $\overline{\text{WXO}}$ to $\overline{\text{WXI}}$ of the next device when the last location in the FIFO is written.                                                                                  |
| RXOA<br>RXOB         | Read Expansion<br>Out                 | 0   | In the depth expansion configuration, a pulse is sent from $\overline{\text{RXO}}$ to $\overline{\text{RXI}}$ of the next device when the last location in the FIFO is read.                                                                                                                                                                                                                  |
| QA0–QA17<br>QB0–QB17 | Data Outputs                          | 0   | Data outputs for a 18-bit bus.                                                                                                                                                                                                                                                                                                                                                                |
| VCC                  | Power                                 |     | 8 Vcc pins                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                  | Ground                                |     | 9 GND pins                                                                                                                                                                                                                                                                                                                                                                                    |

3139 tbl 01

# ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol | Rating                                  | Commercial   | Unit        |
|--------|-----------------------------------------|--------------|-------------|
| Vterm  | Terminal Voltage<br>with respect to GND | -0.5 to +7.0 | V           |
| TA     | Operating<br>Temperature                | 0 to +70     | °C          |
| TBIAS  | Temperature Under<br>Bias               | -55 to +125  | °C          |
| TSTG   | Storage<br>Temperature                  | -55 to +125  | °C          |
| Ιουτ   | DC Output Current                       | 50           | mA          |
| NOTE:  |                                         |              | 3139 tbl 02 |

#### NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maimum rating conditions for extended periods may affect reliability.

# **DC ELECTRICAL CHARACTERISTICS**

(Commercial: Vcc =  $5V \pm 10\%$ . TA =  $0^{\circ}C$  to + $70^{\circ}C$ )

|                     |                                                                                                  | tc   | IDT72805LB<br>IDT72815LB<br>IDT72825LB<br>Commercial<br>LK = 20, 25, 35ns |     |      |
|---------------------|--------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------|-----|------|
| Symbol              | Parameter                                                                                        | Min. | Тур.                                                                      | Max | Unit |
| ILI <sup>(1)</sup>  | Input Leakage Current (any input)                                                                | -1   | —                                                                         | 1   | μΑ   |
| ILO <sup>(2)</sup>  | Output Leakage Current                                                                           | -10  | —                                                                         | 10  | μΑ   |
| Vон                 | Output Logic "1" Voltage, IOH = -2 mA                                                            | 2.4  | —                                                                         | —   | V    |
| Vol                 | Output Logic "0" Voltage, IOL = 8 mA                                                             | —    | —                                                                         | 0.4 | V    |
| ICC1 <sup>(3)</sup> | Active Power Supply Current                                                                      |      | —                                                                         | 250 | mA   |
| ICC2 <sup>(3)</sup> | Average Standby Current (All Input = VCC – 0.2V,<br>except RCLK and WCLK which are free-running) | _    |                                                                           | 80  | mA   |

#### NOTES:

1. Measurements with  $0.4 \le VIN \le Vcc$ .

2.  $\overline{OE} \ge VIH$ ,  $0.4 \le VOUT \le VCC$ .

3. Tested at f = 20MHz with outputs unloaded. Icc limits applicable when using both banks of FIFOs simultaneously.

| Symbol                | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|-----------------------|--------------------------|------------|------|------|
| CIN <sup>(2)</sup>    | Input<br>Capacitance     | VIN = 0V   | 10   | pF   |
| COUT <sup>(1,2)</sup> | Output<br>Capacitance    | VOUT = 0V  | 10   | pF   |

#### CAPACITANCE (TA = +25°C, f = 1.0MHz)

1. With output deselected, ( $\overline{OE} = HIGH$ ).

2. Characterized values, not currently tested.

3139 tbl 05

# **RECOMMENDED DC OPERATING CONDITIONS**

| Symbol             | Parameter          | Min. | Тур. | Max. | Unit |
|--------------------|--------------------|------|------|------|------|
| Vcc                | Supply Voltage     | 4.5  | 5.0  | 5.5  | V    |
| GND                | Supply Voltage     | 0    | 0    | 0    | V    |
| Vін                | Input High Voltage | 2.0  | —    | _    | V    |
| VIL <sup>(1)</sup> | Input Low Voltage  |      | _    | 0.8  | V    |

NOTE:

3139 tbl 03

1. 1.5V undershoots are allowed for 10ns once per cycle.

NOTES:

# **AC ELECTRICAL CHARACTERISTICS**

(Commercial: Vcc = 5V  $\pm$  10%, TA = 0°C to +70°C)

|        |                                                              | Commercial                                                                                              |      |      |                         |                                     |      |      |
|--------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|-------------------------|-------------------------------------|------|------|
|        |                                                              | 72805LB20         72805LB25           72815LB20         72815LB25           72825LB20         72825LB25 |      |      | 5LB25<br>5LB25<br>5LB25 | 72805LB35<br>72815LB35<br>72825LB35 |      |      |
| Symbol | Parameter                                                    | Min.                                                                                                    | Max. | Min. | Max.                    | Min.                                | Max. | Unit |
| fS     | Clock Cycle Frequency                                        | _                                                                                                       | 50   |      | 40                      |                                     | 28.6 | MHz  |
| tA     | Data Access Time                                             | 2                                                                                                       | 12   | 3    | 15                      | 3                                   | 20   | ns   |
| tCLK   | Clock Cycle Time                                             | 20                                                                                                      | —    | 25   | —                       | 35                                  | —    | ns   |
| tCLKH  | Clock HIGH Time                                              | 8                                                                                                       | —    | 10   | —                       | 14                                  | —    | ns   |
| tCLKL  | Clock LOW Time                                               | 8                                                                                                       | —    | 10   | —                       | 14                                  | —    | ns   |
| tDS    | Data Set-up Time                                             | 5                                                                                                       | —    | 6    | —                       | 7                                   | —    | ns   |
| tDH    | Data Hold Time                                               | 1                                                                                                       | _    | 1    | —                       | 2                                   | —    | ns   |
| tENS   | Enable Set-up Time                                           | 5                                                                                                       | _    | 6    |                         | 7                                   | _    | ns   |
| tENH   | Enable Hold Time                                             | 1                                                                                                       |      | 1    | —                       | 2                                   | —    | ns   |
| tRS    | Reset Pulse Width <sup>(1)</sup>                             | 20                                                                                                      | —    | 25   | —                       | 35                                  | —    | ns   |
| tRSS   | Reset Set-up Time                                            | 12                                                                                                      | —    | 15   | —                       | 20                                  | —    | ns   |
| tRSR   | Reset Recovery Time                                          | 12                                                                                                      | _    | 15   | —                       | 20                                  | —    | ns   |
| tRSF   | Reset to Flag and Output Time                                | —                                                                                                       | 35   |      | 40                      | —                                   | 45   | ns   |
| tOLZ   | Output Enable to Output in Low-Z <sup>(2)</sup>              | 0                                                                                                       | —    | 0    | —                       | 0                                   | —    | ns   |
| tOE    | Output Enable to Output Valid                                | —                                                                                                       | 9    | _    | 12                      | _                                   | 15   | ns   |
| tOHZ   | Output Enable to Output in High-Z <sup>(2)</sup>             | 1                                                                                                       | 9    | 1    | 12                      | 1                                   | 15   | ns   |
| tWFF   | Write Clock to Full Flag                                     | —                                                                                                       | 12   |      | 15                      | —                                   | 20   | ns   |
| tREF   | Read Clock to Empty Flag                                     | —                                                                                                       | 12   |      | 15                      | —                                   | 20   | ns   |
| tPAF   | Clock to Programmable Almost-Full Flag                       | _                                                                                                       | 30   |      | 35                      | _                                   | 40   | ns   |
| tPAE   | Clock to Programmable Almost-Empty Flag                      |                                                                                                         | 30   |      | 35                      | —                                   | 40   | ns   |
| tHF    | Clock to Half-Full Flag                                      | —                                                                                                       | 30   |      | 35                      | —                                   | 40   | ns   |
| tXO    | Clock to Expansion Out                                       | —                                                                                                       | 12   |      | 15                      | —                                   | 20   | ns   |
| tXI    | Expansion In Pulse Width                                     | 8                                                                                                       | —    | 10   | —                       | 14                                  | —    | ns   |
| tXIS   | Expansion In Set-Up Time                                     | 8                                                                                                       | —    | 10   | —                       | 15                                  | —    | ns   |
| tSKEW1 | Skew time between Read Clock & Write Clock for<br>Full Flag  | 14                                                                                                      |      | 16   | _                       | 18                                  | —    | ns   |
| tSKEW2 | Skew time between Read Clock & Write Clock for<br>Empty Flag | 14                                                                                                      |      | 16   | —                       | 18                                  | _    | ns   |

NOTES:

1. Pulse widths less than minimum values are not allowed.

2. Values guaranteed by design, not currently tested.

# AC TEST CONDITIONS

|                               | -            |
|-------------------------------|--------------|
| Input Pulse Levels            | GND to 3.0V  |
| Input Rise/Fall Times         | 3ns          |
| Input Timing Reference Levels | 1.5V         |
| Output Reference Levels       | 1.5V         |
| Output Load                   | See Figure 1 |
|                               | 3139 tbl 07  |



Figure 1. Output Load
\* Includes jig and scope capacitances.

9 101 07

3139 tbl 06

# SIGNAL DESCRIPTIONS:

### INPUTS:

## DATA IN (DA0 - DA17, DB0 - DB17)

Data inputs for 18-bit wide data.

## **CONTROLS:**

## RESET (RSA, RSB)

Reset is accomplished whenever the Reset (RSA, RSB) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power-up before a write operation can take place. The Full Flag (FFA, FFB), Half-Full Flag (HFA, HFB), and Programmable Almost-Full Flag (PAFA, PAFB) will be reset to HIGH after tRSF. The Empty Flag (EFA, EFB) and Programmable Almost-Empty Flag (PAEA, PAEB) will be reset to LOW after tRSF. During reset, the output register is initialized to all zeros and the offset registers are initialized to their default values.

## WRITE CLOCK (WCLKA, WCLKB)

A write cycle is initiated on the LOW-to-HIGH transition of the write clock (WCLKA, WCLKB). Data set-up and hold times must be met with respect to the LOW-to-HIGH transition of WCLK.

The write and read clocks can be asynchronous or coincident.

## WRITE ENABLE (WENA, WENB)

When Write Enable (WENA, WENB) is LOW, data can be loaded into the input register and RAM array on the LOW-to-HIGH transition of every WCLK. Data is stored in the RAM array sequentially and independently of any on-going read operation.

When WEN is HIGH, the input register holds the previous data and no new data is loaded into the FIFO.

To prevent data overflow, FF will go LOW, inhibiting further write operations. Upon the completion of a valid read cycle, the FF will go HIGH after twFF allowing a write to begin. WEN is ignored when the FIFO is full.

#### **READ CLOCK (RCLKA, RCLKB)**

Data can be read on the outputs on the LOW-to-HIGH transition of the read clock (RCLKA, RCLKB), when the Output Enable ( $\overline{OEA}$ ,  $\overline{OEB}$ ) is set LOW.

The write and read clocks can be asynchronous or coincident.

# READ ENABLE (RENA, RENB)

When Read Enable (RENA, RENB) is LOW, data is loaded into the RAM array to the output register on the LOW-to-HIGH transition of the RCLK.

When REN is HIGH, the output register holds the previous data and no new data is loaded into the register.

When all the data has been read from the FIFO, EF will go LOW, inhibiting further read operations. Once a write is

performed, the  $\overline{EF}$  will go HIGH after tREF and a read can begin. REN is ignored when the FIFO is empty.

# OUTPUT ENABLE (OEA, OEB)

When Output Enable ( $\overline{OEA}$ ,  $\overline{OEB}$ ) is enabled (LOW), the parallel output buffers receive data from the output register. When  $\overline{OE}$  is disabled (HIGH), the Q output data bus is in a high-impedance state.

# LOAD (LDA, LDB)

The IDT72805LB/72815LB/72825LB devices contain two 10-bit offset registers with data on the inputs, or read on the outputs. When the Load (LDA, LDB) pin is set LOW and WEN is set LOW, data on the inputs D0-D19 is written into the Empty offset register on the first LOW-to-HIGH transition of WCLK. When  $\overline{LD}$  and  $\overline{WEN}$  are held LOW then data is written into the Full offset register on the second LOW-to-HIGH transition of WCLK. The third transition of WCLK again writes to the Empty offset register.

However, writing all offset registers does not have to occur at one time. One or two offset registers can be written and then by bringing LD HIGH, the FIFO is returned to normal read/ write operation. When  $\overline{LD}$  is set LOW, and  $\overline{WEN}$  is LOW, the next offset register in sequence is written.

When  $\overline{LD}$  is LOW and  $\overline{WEN}$  is HIGH, the WCLK input is disabled; then a signal at this input can neither increment the write offset register pointer, nor execute a write.

The contents of the offset registers can be read on the output lines when  $\overline{LD}$  is set LOW and  $\overline{REN}$  is set LOW; then, data can be read on the LOW-to-HIGH transition of RCLK. The act of reading the control registers employs a dedicated read offset register pointer. (The read and write pointers operate independently).

A read and a write should not be performed simultaneously to the offset registers.

|   |   | WCLKA <sup>(1)</sup><br>WCLKB <sup>(1)</sup> | Selection                                                   |
|---|---|----------------------------------------------|-------------------------------------------------------------|
| 0 | 0 |                                              | Writing to offset registers:<br>Empty Offset<br>Full Offset |
| 0 | 1 |                                              | No Operation                                                |
| 1 | 0 |                                              | Write Into FIFO                                             |
| 1 | 1 |                                              | No Operation                                                |

#### NOTE

3139 tbl 08 1. The same selection sequence applies to reading from the registers. REN is enabled and read is performed on the LOW-to-HIGH transition of RCLK.

#### Figure 2. Write Offset Register

First Load ( $\overline{FLA}$ ,  $\overline{FLB}$ ) is grounded to indicate operation in the Single Device or Width Expansion mode. In the Depth Expansion configuration,  $\overline{FL}$  is grounded to indicate it is the first deBvice loaded and is set to HIGH for all other devices in the daisy chain. (See Operating Configurations for further details.)

## WRITE EXPANSION INPUT (WXIA, WXIB)

This is a dual purpose pin. Write Expansion In ( $\overline{WXIA}$ ,  $\overline{WXIB}$ ) is grounded to indicate operation in the Single Device or Width Expansion mode.  $\overline{WXI}$  is connected to Write Expansion Out ( $\overline{WXOA}$ ,  $\overline{WXOB}$ ) of the previous device in the Depth Expansion or Daisy Chain mode.

## READ EXPANSION INPUT (RXIA, RXIB)

This is a dual purpose pin. Read Expansion In ( $\overline{\text{RXIA}}$ ,  $\overline{\text{RXIB}}$ ) is grounded to indicate operation in the Single Device or Width Expansion mode.  $\overline{\text{RXI}}$  is connected to Read Expansion Out ( $\overline{\text{RXOA}}$ ,  $\overline{\text{RXOB}}$ ) of the previous device in the Depth Expansion or Daisy Chain mode.

## **OUTPUTS**:

## FULL FLAG (FFA, FFB)

The Full Flag ( $\overline{FFA}$ ,  $\overline{FFB}$ ) will go LOW, inhibiting further write operation, indicating that the device is full. If no reads are performed after  $\overline{RS}$ ,  $\overline{FF}$  will go LOW after 256 writes for the IDT72805LB, 512 writes for the IDT72815LB, 1024 writes for the IDT72825LB.

FF is updated on the LOW-to-HIGH transition of WCLK.

## EMPTY FLAG (EFA, EFB)

The Empty Flag ( $\overline{EFA}$ ,  $\overline{EFB}$ ) will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating the device is empty.

The EF is updated on the LOW-to-HIGH transition of RCLK.



NOTE:

1. Any bits of the offset register not being programmed should be set to zero.

Figure 3. Offset Register Location and Default Values

|                               | Number of Words in FIFO       |                                 |     |      |     | PAEA | EFA |
|-------------------------------|-------------------------------|---------------------------------|-----|------|-----|------|-----|
| 72805                         | 72815                         | 72825                           | FFB | PAFB | HFB | PAEB | EFB |
| 0                             | 0                             | 0                               | Н   | Н    | Н   | L    | L   |
| 1 to n <sup>(1)</sup>         | 1 to n <sup>(1)</sup>         | 1 to n <sup>(1)</sup>           | Н   | Н    | Н   | L    | H   |
| (n + 1) to 128                | (n + 1) to 256                | (n + 1) to 512                  | н   | н    | Н   | н    | Н   |
| 129 to (256-(m+1))            | 257 to (512-(m+1))            | 513 to (1024-(m+1))             | н   | н    | L   | н    | Н   |
| (256-m) <sup>(2)</sup> to 255 | (512-m) <sup>(2)</sup> to 511 | (1024-m) <sup>(2)</sup> to 1023 | Н   | L    | L   | Н    | Н   |
| 256                           | 512                           | 1024                            | L   | L    | L   | Н    | Н   |

## TABLE I — STATUS FLAGS

NOTES:

1. n = Empty Offset (Default Values : 72805 n=31, 72815 n = 63, 72825 n = 127)

2. m = Full Offset (Default Values : 72805 n=31, 72815 n = 63, 722825 n = 127)

## PROGRAMMABLE ALMOST-FULL FLAG (PAFA, PAFB)

The Programmable Almost-Full Flag (PAFA, PAFB) will go LOW when FIFO reaches the Almost-Full condition. If no reads are performed after RS, the PAF will go LOW after (256m) writes for the IDT72805LB, (512-m) writes for the IDT72815LB, (1024-m) writes for the IDT72825LB. The offset "m" is defined in the FULL offset register. If there is no Full offset specified, the  $\overrightarrow{PAF}$  will be LOW when the device is 31 away from completely full for 72805LB, 63 away from completely full for 72815LB, and 127 away from completely full for 72825LB.

The  $\overrightarrow{PAF}$  is asserted LOW on the LOW-to-HIGH transition of the WCLK.  $\overrightarrow{PAF}$  is reset to HIGH on the LOW-to-HIGH transition of RCLK. Thus  $\overrightarrow{PAF}$  is asychronous.

5.17

3139 tbl 09

# PROGRAMMABLE ALMOST-EMPTY FLAG (PAEA, PAEB)

The Programmable Almost-Empty Flag (PAEA, PAEB) will go LOW when the read pointer is "n" locations less than the write pointer. The offset "n" is defined in the EMPTY offset register.

If there is no Empty offset specified, PAE will be LOW when the device is 31 away from completely empty for 72805LB, 63 away from completely empty for 72815LB, and 127 away from completely empty for 72825LB.

The  $\overline{PAE}$  is asserted LOW on the LOW-to-HIGH transition of RCLK.  $\overline{PAE}$  is reset to HIGH on the LOW-to-HIGH transition of WCLK. Thus  $\overline{PAF}$  is asychronous.

## WRITE EXPANSION OUT/HALF-FULL FLAG (WXOA/HFA, WXOB/HFB)

This is a dual-purpose output. In the Single Device and Width Expansion mode, when  $\overline{WXI}$  is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled, and at the LOW-to-HIGH transition of the next write cycle, the Half-Full Flag goes LOW

and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{HFA}$ ,  $\overline{HFB}$ ) is then reset to HIGH by the LOW-to-HIGH transition of the read clock (RCLK). The  $\overline{HF}$  is asychronous.

In the Depth Expansion or Daisy Chain mode,  $\overline{WXI}$  is connected to  $\overline{WXO}$  of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device writes to the last location of memory.

#### READ EXPANSION OUT (RXOA, RXOB)

In the Depth Expansion or Daisy Chain configuration, Read Expansion In ( $\overline{\text{RXIA}}$ ,  $\overline{\text{RXIB}}$ ) is connected to Read Expansion Out ( $\overline{\text{RXOA}}$ ,  $\overline{\text{RXOB}}$ ) of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device reads from the last location of memory.

## DATA OUTPUTS (Q0A-QA17, QB0-QB17)

Q0-Q17 are data outputs for 18-bit wide data.



#### NOTES:

- 1. After reset, the outputs will be LOW if  $\overline{OE} = 0$  and tri-state if  $\overline{OE} = 1$ .
- 2. The clocks (RCLK, WCLK) can be free-running during reset.

Figure 4. Reset Timing<sup>(2)</sup>



1. tskew1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskew1, then FF may not change state until the next WCLK edge.

Figure 5. Write Cycle Timing



tskew2 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. If the time between the rising edge of WCLK and the rising edge of RCLK is less than tskew2, then EF may not change state until the next RCLK edge.

Figure 6. Read Cycle Timing



When tskEw2 ≥ minimum specification, tFRL (maximum) = tcLK + tskEw2. When tskEw2 < minimum specification, tFRL (maximum) = either 2 \* tcLK + tskEw2 or tcLK + tskEw2. The Latency Timing applies only at the Empty Boundary (EF = LOW).</li>

2. The first word is available the cycle after  $\overline{EF}$  goes HIGH, always.

Figure 7. First Data Word Latency after Reset with Simultaneous Read and Write

IDT72805/72815/72825 CMOS Dual SyncFIFO™ 256 x 18, 512 x 18, and 1024 x 18



#### NOTE:

tskEw1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskEw1, then FF may not change state until the next WCLK edge.

Figure 8. Full Flag Timing



1. When tskEw2 ≥ minimum specification, tFRL (maximum) = tcLk + tskEw2. When tskEw2 < minimum specification, tFRL (maximum) = either 2 \* tcLk + tskEw2. or tcLk + tskEw2. The Latency Timing apply only at the Empty Boundary (EF = LOW).

#### Figure 9. Empty Flag Timing



Figure 10. Write Programmable Registers



Figure 11. Read Programmable Registers



1. PAE is offset = n. Number of data words written into FIFO already = n.

Figure 12. Programmable Almost Empty Flag Timing



#### NOTES:

- 1. PAF offset = m. Number of data words written into FIFO already = 256 (m + 1) for the IDT72805LB, 512 (m + 1) for the IDT72815LB, 1024 (m + 1) for the IDT72825LB.
- 2. 256 m words in IDT72805LB, 512 m words in IDT72815LB, 1024 m words in IDT72825LB.
- 3. 256 (m + 1) words in IDT72805LB, 512 (m + 1) words in IDT72815LB, 1024 (m + 1) words in IDT72825LB.

#### Figure 13. Programmable Almost-Full Flag Timing



NOTE:

1. Write to Last Physical Location.









Figure 18. Read Expansion In Timing

# **OPERATING CONFIGURATIONS**

#### SINGLE DEVICE CONFIGURATION

Each of the two FIFOs contained in a single IDT72805LB/ 72815LB/72825LB may be operated as a stand-alone device when the application requirements are for 256/512/1024 words or less. The IDT72805LB/72815LB/72825LB are in a single Device Configuration when the Write Exansion In  $(\overline{WXI})$ , Read Expansion In  $(\overline{RXI})$ , and First Load  $(\overline{FL})$  control inputs are grounded (Figure 19).



Figure 19. Block Diagram of Single 256 x 18/512 x 18/1024 x 18 Synchronous FIFO (One of the Two FIFOs contained in the 72805/72815/72825)

**WIDTH EXPANSION CONFIGURATION** — Word width may be increased simply by connecting together the control signals of FIFOs A and B. A composite flag should be created for each of the end-point status flags (EFA and EFB, also FFA and FFB). The partial status flags (PAEA and PAEB, also PAFA and PAFB) can be detected from any one device. Figure 20 demonstrates a 36-bit word width using the two FIFOs contained in one IDT72805/72815/72825. Any word width can be attained by adding additional IDT2805/72815/ 72825.



#### NOTE:

- 1. Do not tie any output control signals directly together.
- 2. Tie FLA, FLB, WXIA, WXIB, RXIA and RXIB to GND.

Figure 20. Block Diagram of the two FIFOs contained in one 72805/72815/72825 configured for a 36-bit Width Expansion

## DEPTH EXPANSION CONFIGURATION (WITH PROGRAMMABLE FLAGS)

The IDT72805LB/72815LB/72825LB can easily be adapted to applications requiring more than 256/512/1024 words of buffering. Figure 21 shows a Depth Expansion using the two FIFOs contained in one IDT72805LB/72815LB/72825LB. Maximum depth is limited only by signal loading. Follow these steps:

- The first FIFO must be designated by grounding the First Load (FL) control input.
- 2. All other FIFOs must have  $\overline{FL}$  in the HIGH state.
- The Write Expansion Out (WXO) pin of each device must be tied to the Write Expansion In (WXI) pin of the next FIFO.
- The Read Expansion Out (RXO) pin of each device must be tied to the Read Expansion In (RXI) pin of the next FIFO.
- 5. All Load  $(\overline{LD})$  pins are tied together.
- 6. The Half-Full Flag (HF) is not available in the Depth Expansion Configuration.
- FF, FF, PAE, and PAF are created with composite flags by ORing together every respective flags for monitoring. The composite PAE and PAF flags are not precise.



Figure 21. Block Diagram of 2048 x 18 Synchronous FIFO Memory With Programmable Flags used in Depth Expansion Configuration

# **ORDERING INFORMATION**



3139 drw 22