## 2.5-V Phase-lock Loop Clock Driver

# HITACHI

ADE-205-335E (Z) Preliminary 6th Edition March 2001

## Description

The HD74CDCV857 is a high-performance, low-skew, low-jitter, phase locked loop clock driver. It is specifically designed for use with DDR (Double Data Rate) synchronous DRAMs.

### Features

- Supports 60 MHz to 200 MHz operation range
- Distributes one differential clock input pair to ten differential clock outputs pairs
- Supports spread spectrum clock requirements meeting the PC100 SDRAM registered DIMM specification
- External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input
- Supports 2.5V analog supply voltage (AV<sub>CC</sub>), and 2.5 V  $V_{DDO}$
- No external RC network required
- Sleep mode detection
- 48pin TSSOP (Thin Shrink Small Outline Package)

#### **Function Table**

| Inputs           |        |       |       | : | Outputs |   |       |       | : | PLL               |
|------------------|--------|-------|-------|---|---------|---|-------|-------|---|-------------------|
| AV <sub>cc</sub> | PWRDWN | CLK   | CLK   | : | Y       | Ŷ | FBOUT | FBOUT | - |                   |
| GND              | Н      | L     | Н     | : | L       | Н | L     | Н     | : | Bypassed / off *1 |
| GND              | Н      | Н     | L     | : | Н       | L | Н     | L     | : | Bypassed / off *1 |
| Х                | L      | L     | Н     | : | Z       | Z | Z     | Z     | : | off               |
| Х                | L      | Н     | L     | : | Z       | Z | Z     | Z     | : | off               |
| 2.5 V            | Н      | L     | Н     | : | Н       | L | Н     | L     | : | on                |
| 2.5 V            | Н      | Н     | L     | : | Н       | L | Н     | L     | : | on                |
| 2.5 V            | Х      | 0 MHz | 0 MHz | : | Z       | Z | Z     | Z     | : | off               |

H: High level

L: Low level

X: Don't care

Z : High impedance

Note: 1. Bypasse mode is used for Hitachi test mode.



#### **Pin Arrangement**



## **Pin Function**

| Pin name         | No.                                        | Туре                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|--------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND             | 17                                         | Ground                      | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                                               |
| AV <sub>cc</sub> | 16                                         | Power                       | Analog power supply. $AV_{cc}$ provides the power reference for<br>the analog circuitry. In addition, $AV_{cc}$ can be used to bypass<br>the PLL for test purposes. When $AV_{cc}$ is strapped to ground,<br>PLL is bypassed and CLK is buffered directly to the device<br>outputs. This bypass mode is used for Hitachi test.                                                                                                                                                            |
| CLK, <u>CLK</u>  | 13, 14                                     | l<br>Differential<br>input  | Clock input. CLK provides the clock signal to be distributed by<br>the HD74CDCV857 clock driver. CLK is used to provide the<br>reference signal to the integrated PLL that generates the clock<br>output signals. CLK must have a fixed frequency and fixed<br>phase for the PLL to obtain phase lock. Once the circuit is<br>powered up and a valid CLK signal is applied, a stabilization<br>time is required for the PLL to phase lock the feedback signal to<br>its reference signal. |
| FBIN, FBIN       | 35, 36                                     | l<br>Differential<br>input  | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN.                                                                                                                                                                                                                                               |
| FBOUT, FBOUT     | 32, 33                                     | O<br>Differential<br>output | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL.                                                                                                                                                                                                                                                                                                         |
| PWRDWN           | 37                                         | I                           | Output bank enable. <u>PWRDWN</u> is the output enable for all outputs. When <u>PWRDWN</u> is low, VCO will stop and all outputs are disabled to a high impedance state. When <u>PWRDWN</u> will be returned high, PLL will re-synchroniz to CLK frequency and all outputs are enabled.                                                                                                                                                                                                   |
| GND              | 1, 7, 8, 18,<br>24, 25, 31,<br>41, 42, 48  | Ground                      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>DDQ</sub> | 4, 11, 12,<br>15, 21, 28,<br>34, 38, 45    | Power                       | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Y                | 3, 5, 10, 20,<br>22, 27, 29,<br>39, 44, 46 | O<br>Differential<br>output | Clock outputs. These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ÿ                | 2, 6, 9, 19,<br>23, 26, 30,<br>40, 43, 47  | O<br>Differential<br>output | Clock outputs. These outputs provide low-skew copies of $\overline{\text{CLK}}$ .                                                                                                                                                                                                                                                                                                                                                                                                         |

### Logic Diagram



### **Absolute Maximum Ratings**

| Item                                                               | Symbol                  | Ratings                          | Unit | Conditions             |
|--------------------------------------------------------------------|-------------------------|----------------------------------|------|------------------------|
| Supply voltage                                                     | V <sub>DDQ</sub>        | -0.5 to 3.6                      | V    |                        |
| Input voltage                                                      | V                       | –0.5 to V <sub>DDQ</sub> +0.5    | V    |                        |
| Output voltage <sup>*1</sup>                                       | Vo                      | –0.5 to V <sub>DDQ</sub><br>+0.5 | V    |                        |
| Input clamp current                                                | I <sub>IK</sub>         | -50                              | mA   | V <sub>1</sub> < 0     |
| Output clamp current                                               | I <sub>ок</sub>         | -50                              | mA   | V <sub>0</sub> < 0     |
| Continuous output current                                          | I <sub>o</sub>          | ±50                              | mA   | $V_0 = 0$ to $V_{DDQ}$ |
| Supply current through each $V_{DDQ}$ or GND                       | $I_{VDDQ}$ or $I_{GND}$ | ±100                             | mA   |                        |
| Maximum power dissipation<br>at Ta = $55^{\circ}$ C (in still air) |                         | 0.7                              | W    |                        |
| Storage temperature                                                | T <sub>stg</sub>        | -65 to +150                      | °C   |                        |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

| Item                                           | Symbol                                | Min                           | Тур | Max                           | Unit | Conditions       |
|------------------------------------------------|---------------------------------------|-------------------------------|-----|-------------------------------|------|------------------|
| Supply voltage                                 | $AV_{cc}$                             | 2.3                           | 2.5 | 2.7                           | V    |                  |
| Output supply voltage                          | V <sub>DDQ</sub>                      | 2.3                           | 2.5 | 2.7                           | V    |                  |
| DC input signal voltage *1                     |                                       | -0.3                          |     | V <sub>DDQ</sub> +0.3         | V    | All pins         |
| High level input voltage                       | V <sub>IHG</sub>                      | 1.7                           |     | $V_{DDQ}$ +0.3                | V    | PWRDWN input pin |
| Low level input voltage                        | V <sub>ILG</sub>                      | -0.3                          |     | 0.7                           | V    | PWRDWN input pin |
| Differential input signal voltage              | V <sub>ID</sub>                       | 0.36                          |     | V <sub>DDQ</sub> +0.6         | V    |                  |
| Differential cross point voltage <sup>*2</sup> | V <sub>IX</sub><br>V <sub>OX</sub> *3 | 0.5×V <sub>ddq</sub><br>-0.20 | _   | 0.5×V <sub>dda</sub><br>+0.20 | V    |                  |
| Output current                                 | I <sub>он</sub>                       | _                             | _   | -12                           | mA   |                  |
|                                                | I <sub>OL</sub>                       |                               |     | 12                            | _    |                  |
| Input slew rate                                | SR                                    | 1                             | _   | 4                             | V/ns | 20% - 80%        |
| Operating temperature                          | T,                                    | 0                             | _   | 70                            | °C   |                  |

#### **Recommended Operating Conditions**

Notes: Inputs pins must be prevent from floating.

Feedback inputs (FBIN, FBIN) may float when the device is in low power mode.

1. DC input signal voltage specifies the allowable dc execution of differential input.

2. Differential cross point voltage is expected to track variations of  $V_{\text{DDQ}}$  and is the voltage at which the differential signals must be crossing. (See figure1)

3. Guaranteed by design, not 100% tested in production.



Figure 1 Differential input levels

## **Electrical Characteristics**

| Item                             |                                            | Symbol            | Min                   | Typ *1 | Max  | Unit | Test Conditions                                                                        |
|----------------------------------|--------------------------------------------|-------------------|-----------------------|--------|------|------|----------------------------------------------------------------------------------------|
| Input clamp CLK,<br>voltage FBIN | , <del>CLK</del><br>I, <del>FBIN</del> , G | V <sub>IK</sub>   | _                     | _      | -1.2 | V    | $I_1 = -18 \text{ mA}, V_{DDQ} = 2.3 \text{ V}$                                        |
| Output voltage                   |                                            | V <sub>OH</sub>   | V <sub>DDQ</sub> -0.2 | 2 —    | _    | V    | $I_{_{OH}}$ = –100 $\mu A,V_{_{DDQ}}$ = 2.3 to 2.7 V                                   |
|                                  |                                            |                   | 1.7                   | _      | _    |      | $I_{OH} = -12 \text{ mA}, V_{DDQ} = 2.3 \text{ V}$                                     |
|                                  |                                            | V <sub>OL</sub>   |                       |        | 0.2  | _    | $I_{\text{OL}}$ = 100 $\mu$ A, $V_{\text{DDQ}}$ = 2.3 to 2.7 V                         |
|                                  |                                            |                   | _                     |        | 0.6  | _    | $I_{\rm OL} = 12 \text{ mA}, V_{\rm DDQ} = 2.3 \text{ V}$                              |
| Input current                    |                                            | I,                |                       |        | ±10  | μA   | $V_1 = 0 \text{ V to } 2.7 \text{ V}, V_{DDQ} = 2.7 \text{ V}$                         |
| Input capacitance                |                                            | Cı                | 2.5                   | _      | 3.5  | pF   | CLK and $\overline{\text{CLK}}$ , FBIN and $\overline{\text{FBIN}}$                    |
| Delta input capaci               | tance                                      | C <sub>DI</sub>   | -0.25                 | _      | 0.25 | pF   | CLK and $\overline{\text{CLK}}$ , FBIN and $\overline{\text{FBIN}}$                    |
| Supply current                   |                                            | DI <sub>cc</sub>  |                       | 250    | 300  | mA   | $f = 170 \text{ MHz}, \text{ V}_{\text{DDQ}} = \text{AV}_{\text{CC}} = 2.7 \text{ V},$ |
|                                  |                                            | Al <sub>cc</sub>  |                       | 9      | 12   | _    | All Yx, $\overline{Yx}$ pin = open                                                     |
| Supply current in p<br>down mode | oower                                      | I <sub>CCpd</sub> | _                     | _      | 100  | μΑ   |                                                                                        |

Note: 1. For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions.

#### **Switching Characteristics**

| Item                           | Symbol                                  | Min  | Тур | Max | Unit | Test Conditions | Notes       |
|--------------------------------|-----------------------------------------|------|-----|-----|------|-----------------|-------------|
| Period jitter                  | t <sub>PER</sub>                        | -75  | _   | 75  | ps   | See figure 6, 9 | 7, 8        |
| Half period jitter             | t <sub>HPER</sub>                       | -100 | _   | 100 | ps   | See figure 7, 9 | 8, 10       |
| Cycle to cycle jitter          | t <sub>cc</sub>                         | -75  | _   | 75  | ps   | See figure 5, 9 | 10          |
| Static phase offset            | t <sub>spe</sub>                        | -75  | _   | 75  | ps   | See figure 3, 9 | 4, 5, 9, 10 |
| Output clock skew              | t <sub>sk</sub>                         | _    | _   | 100 | ps   | See figure 4, 9 |             |
| Operating clock frequency      | f <sub>CLK(O)</sub>                     | 60   | _   | 200 | MHz  | See figure 9    | 1, 2        |
| Application clock<br>frequency | $\boldsymbol{f}_{\text{CLK}(\text{A})}$ | 95   | 133 | 170 | MHz  | See figure 9    | 1, 3        |
| Slew rate                      | t <sub>sL</sub>                         | 1.0  | _   | 2.0 | V/ns | See figure 9    | 20% - 80%   |
| PLL stabilization time         | t <sub>stab</sub>                       |      |     | 0.1 | ms   | See figure 9    | 6, 10       |

Notes: 1. The PLL must be able to handle spread spectrum induced skew (the specification for this frequency modulation can be found in the latest Intel PC100 Registered DIMM specification)

2. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to meet the other timing parameters.

- 3. Application clock frequency indicates a range over which the PLL must meet all timing parameters.
- 4 Assumes equal wire length and loading on the clock output and feedback path.
- 5. Static phase offset does not include jitter.
- 6. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal after power up.
- 7. Period jitter defines the largest variation in clock period, around anominal clock period.
- 8. Period jitter and half period jitter are independent from each other.
- 9. Conditions at  $V_{DDQ} = 2.5 \text{ V}$ , Ta =  $25^{\circ}$ C.
- 10. Guaranteed by design, not 100% tested in production.

Differential clock outputs are directly terminated by a 120  $\Omega$  resistor. Figure 2 is typical usage conditions of outputs load.



Figure 2 Differential signal using direct termination resistor



Figure 3 Static phase offset



Figure 4 Output skew



Figure 5 Cycle to cycle jitter



Figure 6 Period jitter



Figure 7 Half period jitter



Figure 8 Half cycle to cycle jitter



Figure 9 Output load test circuit

## **Package Dimensions**

Unit : mm



#### Cautions

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# IITACHI

#### Hitachi. Ltd.

Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

| URL | NorthAmerica | : http://semiconductor.hitachi.com/     |   |
|-----|--------------|-----------------------------------------|---|
|     | Asia         | http://sicapac.hitachi-asia.com         | m |
|     | Japan        | . http://www.httachi.co.jp/Sicu/httachi |   |

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose CA 95134 Tel: <1> (408) 433-1990 Maidenhead

Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Fax: <1>(408) 433-0223 Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 585200

> Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00, Singapore 049318 Tel : <65>-538-6533/538-8577 Fax : <65>-538-6933/538-3877 URL : http://www.hitachi.com.sg

Hitachi Asia Ltd. (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road, Hung-Kuo Building, Taipei (105), Taiwar Tel: <886>-(2)-2718-3666 Fax : <886>-(2)-2718-8180 Telex : 23222 HAS-TP URL : http://www.hitachi.com.tw

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon. Hong Kong Tel : <852>-(2)-735-9218 Fax : <852>-(2)-730-0281 URL : http://semiconductor.hitachi.com.hk

Copyright © Hitachi, Ltd., 2001. All rights reserved. Printed in Japan. Colophon 3.0