

# HD74BC574A

# Octal D Type Flip Flops With 3 State Outputs

REJ03D0288-0300Z (Previous ADE-205-042A (Z)) Rev.3.00 Jul.16.2004

## **Description**

The HD74BC574A provides high drivability and operation equal to or better than high speed bipolar standard logic IC by using Bi-CMOS process. The device features low power dissipation that is about 1/5 of high speed bipolar logic IC, when the frequency is 10 MHz. The device has eight edge triger D type flip flops with three state outputs in a 20 pin package. Data at the D inputs meeting set up requirements, are transferred to the Q outputs on positive going transitions of the clock input. When the latch enable goes low, data at the D inputs will be retained at the outputs until latch enable returns high again. When a high logic level is applied to the output control input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the strage elements.

#### **Features**

- Input/Output are at high impedance state when power supply is off.
- Built in input pull up circuit can make input pins be open, when not used.
- TTL level input
- Wide operating temperature range  $Ta = -40 \text{ to} + 85^{\circ}\text{C}$
- Ordering Information

| Part Name      | Package Type       | Package Code | Package      | Taping Abbreviation |
|----------------|--------------------|--------------|--------------|---------------------|
|                |                    |              | Abbreviation | (Quantity)          |
| HD74BC574AFPEL | SOP-20 pin (JEITA) | FP-20DAV     | FP           | EL (2,000 pcs/reel) |

#### **Function Table**

|   | Inputs         |    |   |          |
|---|----------------|----|---|----------|
|   | Output Control | СК | D | Output Q |
| L |                |    | Н | Н        |
| L |                |    | L | L        |
| L |                | L  | X | $Q_0$    |
| Н |                | X  | X | Z        |

H : High level
L : Low level
X : Immaterial
Z : High impedance
✓ : Low to high transition

Q<sub>0</sub>: Level of Q before the indicated steady state input conditions were established.

# **Pin Arrangement**



# **Absolute Maximum Ratings**

| Item                     | Symbol                | Rating       | Unit |
|--------------------------|-----------------------|--------------|------|
| Supply voltage           | V <sub>cc</sub>       | -0.5 to +7.0 | V    |
| Input diode current      | I <sub>IK</sub>       | ±30          | mA   |
| Input voltage            | V <sub>IN</sub>       | -0.5 to +7.5 | V    |
| Output voltage           | V <sub>OUT</sub>      | -0.5 to +7.5 | V    |
| Off state output voltage | V <sub>OUT(off)</sub> | -0.5 to +5.5 | V    |
| Storage temperature      | Tstg                  | -65 to +150  | °C   |

Note: 1. The absolute maximum ratings are values which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

# **Recommended Operating Conditions**

| Item                   | Symbol                          | Min | Тур | Max             | Unit |
|------------------------|---------------------------------|-----|-----|-----------------|------|
| Supply voltage         | V <sub>cc</sub>                 | 4.5 | 5.0 | 5.5             | V    |
| Input voltage          | V <sub>IN</sub>                 | 0   | _   | $V_{cc}$        | V    |
| Output voltage         | V <sub>OUT</sub>                | 0   | _   | V <sub>cc</sub> | V    |
| Operating temperature  | Topr                            | -40 | _   | 85              | °C   |
| Input rise/fall time*1 | t <sub>r</sub> , t <sub>f</sub> | 0   | _   | 8               | ns/V |

Note: 1. This item guarantees maximum limit when one input switches. Waveform: Refer to test circuit of switching characteristics.

# **Logic Diagram**



# **Electrical Characteristics** (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C)

| Item                           | Symbol              | V <sub>cc</sub> (V) | Min  | Max         | Unit | Test Conditions                          |
|--------------------------------|---------------------|---------------------|------|-------------|------|------------------------------------------|
| Input voltage                  | $V_{IH}$            |                     | 2.0  | 7           | V    |                                          |
|                                | $V_{IL}$            |                     |      | 0.8         | V    |                                          |
| Output voltage                 | $V_{OH}$            | 4.5                 | 2.4  |             | V    | $I_{OH} = -3 \text{ mA}$                 |
|                                |                     | 4.5                 | 2.0  |             | V    | $I_{OH} = -15 \text{ mA}$                |
|                                | V <sub>OL</sub>     | 4.5                 | - 83 | 0.4         | V    | I <sub>OL</sub> = 24 mA                  |
|                                |                     | 4.5                 |      | 0.5         | V    | I <sub>OL</sub> = 48 mA                  |
| Input diode voltage            | V <sub>IK</sub>     | 4.5                 | 4)   | -1.2        | V    | $I_{IN} = -18 \text{ mA}$                |
| Input current                  | 1                   | 5.5                 | _    | -250        | μA   | $V_{IN} = 0 V$                           |
|                                |                     | 5.5                 | _    | 1.0         | μA   | $V_{IN} = 5.5 \text{ V}$                 |
|                                |                     | 5.5                 |      | 100         | μΑ   | V <sub>IN</sub> = 7.0 V                  |
| Short circuit output current*1 | Ios                 | 5.5                 | -100 | -225        | mA   | V <sub>IN</sub> = 0 or 5.5 V             |
| Off state output current       | I <sub>OZH</sub>    | 5.5                 |      | 50          | μΑ   | $V_0 = 2.7 \text{ V}$                    |
|                                | I <sub>OZL</sub>    | 5.5                 | _    | <b>-</b> 50 | μA   | $V_{O} = 0.5 \text{ V}$                  |
| Supply current                 | I <sub>CCL</sub>    | 5.5                 | _    | 29.5        | mA   | V <sub>IN</sub> = 0 or 5.5 V             |
|                                |                     |                     |      |             |      | All outputs is "L"                       |
|                                | I <sub>CCH</sub>    | 5.5                 | _    | 2.5         | mA   | $V_{IN} = 0 \text{ or } 5.5 \text{ V}$   |
|                                |                     |                     |      |             |      | All outputs is "H"                       |
|                                | I <sub>CCZ</sub>    | 5.5                 | _    | 2.5         | mA   | $V_{IN} = 0 \text{ or } 5.5 \text{ V}$   |
|                                |                     |                     |      |             |      | All outputs is "Z"                       |
|                                | I <sub>CCT</sub> *2 | 5.5                 |      | 1.5         | mA   | $V_{IN} = 3.4 \text{ or } 0.5 \text{ V}$ |

Notes: 1. Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.

2. When input by the TTL level, it shows  $\rm I_{\rm CC}$  increase at per one input pin.

# Switching Test Method ( $C_L = 50 \text{ pF}$ )

|                    |            |                    | Ta = 25°C        |     | Ta = -40 to 85°C                   |      |      |                          |
|--------------------|------------|--------------------|------------------|-----|------------------------------------|------|------|--------------------------|
|                    |            |                    | $V_{cc} = 5.0 V$ |     | $V_{cc} = 5.0 \text{ V } \pm 10\%$ |      |      |                          |
| Item               |            | Symbol             | Min              | Max | Min                                | Max  | Unit | Test conditions          |
| Propagation        | $CK \to Q$ | t <sub>PLH</sub>   | 3.0              | 8.0 | 3.0                                | 10.0 | ns   | See under figure         |
| delay time         |            | t <sub>PHL</sub>   | 3.0              | 8.0 | 3.0                                | 10.0 |      |                          |
| Output enable tim  | e          | t <sub>zH</sub>    | 3.0              | 9.0 | 3.0                                | 11.0 | ns   |                          |
|                    |            | t <sub>ZL</sub>    | 3.0              | 9.0 | 3.0                                | 11.0 |      |                          |
| Output disable tim | ne         | t <sub>HZ</sub>    | 3.0              | 8.0 | 3.0                                | 10.0 | ns   |                          |
|                    |            | $t_{LZ}$           | 3.0              | 8.0 | 3.0                                | 10.0 |      |                          |
| Setup time         |            | t <sub>s</sub> (H) | 2.0              | _   | 2.0                                | _    | ns   |                          |
|                    |            | t <sub>s</sub> (L) | 2.0              | _   | 2.0                                | _    |      |                          |
| Hold time          |            | t <sub>h</sub> (H) | 2.0              | _   | 2.0                                | _    | ns   |                          |
|                    |            | t <sub>h</sub> (L) | 2.0              | _   | 2.0                                | _    |      |                          |
| Pulse width        |            | t <sub>w</sub> (H) | 6.0              | _   | 6.0                                | _    | ns   |                          |
|                    |            | t <sub>W</sub> (L) | 6.0              | _   | 6.0                                | _    |      |                          |
| Input capacitance  |            | C <sub>IN</sub>    | 3.0 (Typ)        | _   | _                                  |      | pF   | $V_{IN} = V_{CC}$ or GND |
| Output capacitano  | ce         | Co                 | 15.0 (Typ)       | )   | _                                  |      | pF   | $V_O = V_{CC}$ or GND    |

### **Test Circuit**



### Waveforms-1



### Waveforms-2



#### Waveforms-3



Notes:

- 1.  $t_r = 2.5 \text{ ns}, t_f = 2.5 \text{ ns}$
- 2. Input waveform: PRR = 1 MHz, duty cycle 50%
- 3. Waveform-A shows input conditions such that the output is "L" level when enable by the output control.
- 4. Waveform-B shows input conditions such that the output is "H" level when enable by the output control.

# **Package Dimensions**



### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials

  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

- therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

  The information described here may contain technical inaccuracies or typographical errors.
  Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### **RENESAS SALES OFFICES**

http://www.renesas.com

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd.
7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

**Renesas Technology Taiwan Co., Ltd.** FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd.
1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001