4-bit Bidirectional Unviersal Shift Register

# **HITACHI**

#### **Description**

This bidirectional shift register is designed to incorporate virtually all of the features a system designer may want in a shift register. It features parallel inputs, parallel outputs, right shift and left shift serial inputs, operating mode control inputs, and a direct overriding clear line. The register has four destinct modes of operation: parallel (broadside) load, shift right (in the direction  $Q_0$  toward  $Q_3$ ); shift left; inhibit clock (do nothing).

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs,  $S_0$  and  $S_1$ , high. The data are loaded into their respective flip-flops and appear at the output after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when  $S_0$  is high and  $S_1$  is low. Serial date for this mode is entered at the shift right data input. When  $S_0$  is low and  $S_1$  is high, data shifts left synchronously and new data is entered at the shifts left serial input. Clocking of the flip-flops is inhibited when both mode control inputs are low. The mode control inputs should be changed only when the clock input is high.

#### **Features**

- Asynchronous Master Reset
- Hole (Do Nothing) Mode
- Outputs Source/Sink 24 mA



#### **Pin Arrangement**



### Logic Symbol



#### **Pin Names**

 $S_0, S_1$  Mode Control Inputs  $P_0$  to  $P_3$  Parallel Data Inputs

D<sub>SR</sub> Serial Data Input (Shift Right)
 D<sub>SL</sub> Serial Data Input (Shift Left)

CP Clock Pulse Input (Active Rising Edge)

MR Asynchronous Master Reset Input (Active LOW)

Q<sub>0</sub> to Q<sub>3</sub> Parallel Outputs

### Logic Diagram



#### **Mode Select Table**

|                | Input | s              |                |          |                 |                | Outp                       | ut                                   |                                     |                |
|----------------|-------|----------------|----------------|----------|-----------------|----------------|----------------------------|--------------------------------------|-------------------------------------|----------------|
| Operating Mode | MR    | S <sub>1</sub> | S <sub>0</sub> | $D_{SR}$ | D <sub>sL</sub> | P <sub>n</sub> | $Q_0$                      | $\mathbf{Q}_{\scriptscriptstyle{1}}$ | $Q_2$                               | $Q_3$          |
| Reset          | L     | Χ              | Χ              | Χ        | Χ               | Χ              | L                          | L                                    | L                                   | L              |
| Hold           | Н     | L              | L              | Χ        | Χ               | Χ              | $\mathbf{q}_{0}$           | $q_{\scriptscriptstyle 1}$           | $q_2$                               | $q_3$          |
| Shift Left     | Н     | Н              | L              | Χ        | L               | Х              | $q_{\scriptscriptstyle 1}$ | $q_2$                                | $q_3$                               | L              |
|                | Н     | Н              | L              | Χ        | Н               | Χ              | $q_{\scriptscriptstyle 1}$ | $q_2$                                | $q_3$                               | Н              |
| Shift Right    | Н     | L              | Н              | L        | Χ               | Χ              | L                          | $q_{o}$                              | $\mathbf{q}_{\scriptscriptstyle 1}$ | $q_2$          |
|                | Н     | L              | Н              | Н        | Χ               | Х              | Н                          | $q_o$                                | $q_{\scriptscriptstyle 1}$          | $q_2$          |
| Parallel Load  | Н     | Н              | Н              | Χ        | Χ               | p <sub>n</sub> | $p_0$                      | p <sub>1</sub>                       | p <sub>2</sub>                      | P <sub>3</sub> |

H : HIGH Voltage LevelL : LOW Voltage Level

 $p_n (q_n)$ : Lower case letters indicate the state of the referenced input (or output) one setup time prior to the

LOW-to-HIGH clock transition

X : Immaterial

## **Timing Diagram**



## **DC Characteristics** (unless otherwise specified)

| Item                             | Symbol          | Max | Unit | Condition                                                                         |
|----------------------------------|-----------------|-----|------|-----------------------------------------------------------------------------------|
| Maximum quiescent supply current | I <sub>cc</sub> | 80  | μΑ   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 \text{ V}$ , Ta = Worst case           |
| Maximum quiescent supply current | I <sub>cc</sub> | 8.0 | μΑ   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 \text{ V}$ , $Ta = 25^{\circ}\text{C}$ |

### **AC Characteristics: HD74AC194**

|                                                |                             |                       | Ta = +25°C<br>C <sub>L</sub> = 50 pF |     |      | Ta = $-40$ °C to $+85$ °C<br>C <sub>L</sub> = 50 pF |      |      |
|------------------------------------------------|-----------------------------|-----------------------|--------------------------------------|-----|------|-----------------------------------------------------|------|------|
| Item                                           | Symbol                      | V <sub>cc</sub> (V)*1 | Min                                  | Тур | Max  | Min                                                 | Max  | Unit |
| Maximum clock                                  | f <sub>max</sub>            | 3.3                   | 7.5                                  | _   |      | 65                                                  |      | MHz  |
| frequency                                      |                             | 5.0                   | 100                                  | _   |      | 85                                                  |      |      |
| Propagation delay                              | t <sub>PLH</sub>            | 3.3                   | 1.0                                  | _   | 13.0 | 1.0                                                 | 15.0 | ns   |
| CP to Q <sub>n</sub>                           |                             | 5.0                   | 1.0                                  | _   | 10.0 | 1.0                                                 | 11.5 |      |
| Propagation delay                              | $t_{\scriptscriptstylePHL}$ | 3.3                   | 1.0                                  | _   | 13.0 | 1.0                                                 | 15.0 | ns   |
| CP to Q <sub>n</sub>                           |                             | 5.0                   | 1.0                                  | _   | 10.0 | 1.0                                                 | 11.5 | _    |
| Propagation delay                              | $t_{\tiny PHL}$             | 3.3                   | 1.0                                  | _   | 10.5 | 1.0                                                 | 12.5 | ns   |
| $\overline{MR}$ to $Q_{\scriptscriptstyle{n}}$ |                             | 5.0                   | 1.0                                  | _   | 8.0  | 1.0                                                 | 9.0  |      |

Note: 1. Voltage Range 3.3 is  $3.3 \text{ V} \pm 0.3 \text{ V}$ Voltage Range 5.0 is  $5.0 \text{ V} \pm 0.5 \text{ V}$ 

## AC Operating Requirements: HD74AC194

|                                  |                  |                       | Ta = +25°C<br>C <sub>L</sub> = 50 pF |          | Ta = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |              |
|----------------------------------|------------------|-----------------------|--------------------------------------|----------|--------------------------------------------------|--------------|
| Item                             | Symbol           | V <sub>cc</sub> (V)*1 | Тур                                  | Guarante | eed Minimum                                      | <br>Unit     |
| Setup time, HIGH or LOW          | t <sub>su</sub>  | 3.3                   | _                                    | 5.5      | 7.0                                              | ns           |
| Pn or $D_{SR}$ or $D_{SL}$ to CP |                  | 5.0                   | _                                    | 4.0      | 5.0                                              |              |
| Hold time, HIGH or LOW           | t <sub>h</sub>   | 3.3                   | _                                    | 2.0      | 3.0                                              | ns           |
| Pn or $D_{SR}$ or $D_{SL}$ to CP |                  | 5.0                   | _                                    | 1.5      | 2.0                                              | <del></del>  |
| Setup time, HIGH or LOW          | t <sub>su</sub>  | 3.3                   | _                                    | 6.0      | 7.5                                              | ns           |
| S <sub>n</sub> to CP             |                  | 5.0                   | _                                    | 4.5      | 5.5                                              | <del>_</del> |
| Hold time, HIGH or LOW           | t <sub>h</sub>   | 3.3                   | _                                    | 0.0      | 0.0                                              | ns           |
| S <sub>n</sub> to CP             |                  | 5.0                   | _                                    | 0.0      | 0.0                                              | <del>_</del> |
| Recovery time                    | t <sub>rec</sub> | 3.3                   | _                                    | 0.5      | 0.5                                              | ns           |
| MR to CP                         |                  | 5.0                   | _                                    | 0.5      | 0.5                                              |              |
| Pulse width                      | t <sub>w</sub>   | 3.3                   | _                                    | 5.5      | 7.0                                              | ns           |
|                                  |                  | 5.0                   | _                                    | 4.5      | 5.0                                              | <del></del>  |

Note: 1. Voltage Range 3.3 is  $3.3 \text{ V} \pm 0.3 \text{ V}$ Voltage Range 5.0 is  $5.0 \text{ V} \pm 0.5 \text{ V}$ 

## Capacitance

| Item                          | Symbol                     | Тур | Unit | Condition                |
|-------------------------------|----------------------------|-----|------|--------------------------|
| Input capacitance             | C <sub>IN</sub>            | 4.5 | pF   | $V_{cc} = 5.5 \text{ V}$ |
| Power dissipation capacitance | $C_{\scriptscriptstylePD}$ | 100 | pF   | $V_{cc} = 5.0 \text{ V}$ |

Unit: mm 19.20 20.00 Max 16 7.40 Max 6.30 1.3 1.11 Max 7.62 5.06 Max 2.54 Min 0.51 Min  $0.25^{+0.13}_{-0.05}$  $0.48 \pm 0.10$  $2.54\pm0.25$  $0^{\circ} - 15^{\circ}$ Hitachi Code DP-16 **JEDEC** Conforms EIAJ Conforms Weight (reference value) 1.07 g

Unit: mm









| Hitachi Code             | FP-16DA  |
|--------------------------|----------|
| JEDEC                    |          |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.24 a   |

\*Dimension including the plating thickness
Base material dimension

Unit: mm





\*Dimension including the plating thickness Base material dimension

| Hitachi Code             | FP-16DN  |
|--------------------------|----------|
| JEDEC                    | Conforms |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.15 g   |

Unit: mm



\*Dimension including the plating thickness
Base material dimension



#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HTACHI

#### Hitachi, Ltd.

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

http:semiconductor.hitachi.com/

NorthAmerica URL Europe Asia (Singapore)

http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

http://www.hitachi.co.jp/Sicd/indx.htm Japan

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0

Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group.

Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom

Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218

Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.