## Features

■ Not recommended for new designs. The CY2305C and CY2309C are form, fit, function compatible devices with improved specifications.

■ 10 MHz to 100/133 MHz operating range, compatible with CPU and PCI bus frequencies

■ Zero input-output propagation delay
■ 60-ps typical cycle-to-cycle jitter (high drive)
■ Multiple low skew outputs口 85 ps typical output-to-output skew
a One input drives five outputs (CY2305)
$\square$ One input drives nine outputs, grouped as $4+4+1$ (CY2309)

- Compatible with Pentium-based systems

■ Test Mode to bypass phase-locked loop (PLL) (CY2309)

- Packages:
a 8-pin, 150-mil SOIC package (CY2305)
a 16 -pin 150 -mil SOIC or $4.4-\mathrm{mm}$ TSSOP (CY2309)
- 3.3-V operation

■ Commercial and industrial temperature ranges

## Functional Description

The CY2309 is a low-cost 3.3-V zero delay buffer designed to distribute high speed clocks and is available in a 16-pin SOIC or TSSOP package. The CY2305 is an 8-pin version of the CY2309. It accepts one reference input, and drives out five low skew clocks. The -1 H versions of each device operate at up to $100-/ 133 \mathrm{MHz}$ frequencies, and have higher drive than the -1 devices. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad.
The CY2309 has two banks of four outputs each, which can be controlled by the select inputs as shown in "Select Input Decoding for CY2309" on page 4. If all output clocks are not required, BankB can be three-stated. The select inputs also allow the input clock to be directly applied to the outputs for chip and system testing purposes.
The CY2305 and CY2309 PLLs enter a power-down mode when there are no rising edges on the REF input. In this state, the outputs are three-stated and the PLL is turned off, resulting in less than $25.0 \mu \mathrm{~A}$ current draw for these parts. The CY2309 PLL shuts down in one additional case as shown in "Select Input Decoding for CY2309" on page 4.

Multiple CY2305 and CY2309 devices can accept the same input clock and distribute it. In this case, the skew between the outputs of two devices is guaranteed to be less than 700 ps .
The CY2305/CY2309 is available in two or three different configurations, as shown in "Ordering Information for CY2305" on page 13. The CY2305-1/CY2309-1 is the base part. The CY2305-1H/ CY2309-1H is the high-drive version of the -1, and its rise and fall times are much faster than the -1 .

## Logic Block Diagram



## Contents

Pinouts ..... 3
Select Input Decoding for CY2309 ..... 4
Zero Delay and Skew Control ..... 4
Absolute Maximum Conditions ..... 5
Operating Conditions for CY2305SC-XX and CY2309SC-XX
Commercial Temperature Devices ..... 5
Electrical Characteristics for CY2305SC-XX and CY2309SC-XX Commercial Temperature Devices......... 5
Switching Characteristics for CY2305SC-1 and CY2309SC-1
Commercial Temperature Devices ..... 5
Switching Characteristics for CY2305SC-1H and CY2309SC-1H Commercial Temperature Devices ..... 6
Operating Conditions for CY2305SI-XX and CY2309SI-XX In
dustrial Temperature Devices ..... 6
Electrical Characteristics for CY2305SI-XX and CY2309SI-XX Industrial Temperature Devices ..... 7
Switching Characteristics for CY2305SI-1 and CY2309SI-1
Industrial Temperature Devices ..... 7
Switching Characteristics for CY2305SI-1H and
CY2309SI-1H Industrial Temperature Devices ..... 8
Switching Waveforms ..... 8
Typical Duty Cycle and IDD Trends for CY2305-1 and CY2309-1 ..... 10
Typical Duty Cycle and IDD Trends for CY2305-1H and
CY2309-1H ..... 11
Test Circuits ..... 12
Ordering Information for CY2305 ..... 13
Ordering Information for CY2309 ..... 13
Ordering Code Definitions ..... 14
Package Drawing and Dimensions ..... 15
Acronyms ..... 17
Document Conventions ..... 17
Units of Measure ..... 17
Document History Page ..... 18
Sales, Solutions, and Legal Information ..... 19
Worldwide Sales and Design Support ..... 19
Products ..... 19
PSoC Solutions ..... 19

## Pinouts

Figure 1. Pin Diagram - CY2305


Table 1. Pin Description for CY2305

| Pin | Signal | Description |
| :---: | :--- | :--- |
| 1 | REF $^{[1]}$ | Input reference frequency, 5-V tolerant input |
| 2 | CLK2 $^{[2]}$ | Buffered clock output |
| 3 | CLK1 $^{[2]}$ | Buffered clock output |
| 4 | GND $^{[2]}$ | Ground |
| 5 | CLK3 $^{[2]}$ | Buffered clock output |
| 6 | $\mathrm{~V}_{\text {DD }}$ | $3.3-\mathrm{V}$ supply |
| 7 | CLK4 $^{[2]}$ | Buffered clock output |
| 8 | CLKOUT $^{[2]}$ | Buffered clock output, internal feedback on this pin |

Figure 2. Pin Diagram - CY2309

| REF ■ 1 | 16 | CLKOUT |
| :---: | :---: | :---: |
| CLKA1 $\square$ | 15 | CLKA4 |
| CLKA2 | 14 | CLKA3 |
| $V_{D D} \square$ | 13 | $V_{D D}$ |
| GND ■ | 12 | GND |
| CLKB1 $\square$ | 11 | CLKB4 |
| CLKB2 | 10 | CLKB3 |
| S2 | 9 | S1 |

Table 2. Pin Description for CY2309

| Pin | Signal |  |
| :---: | :--- | :--- |
| 1 | REF $^{[1]}$ | Input reference frequency, 5-V tolerant input |
| 2 | CLKA1 $^{[2]}$ | Buffered clock output, Bank A |
| 3 | CLKA2 $^{[2]}$ | Buffered clock output, Bank A |
| 4 | V $_{\text {DD }}$ | 3.3-V supply |
| 5 | GND | Ground |
| 6 | CLKB1 $^{[2]}$ | Buffered clock output, Bank B |
| 7 | CLKB2 $^{[2]}$ | Buffered clock output, Bank B |
| 8 | S2 $^{[3]}$ | Select input, bit 2 |
| 9 | S1 $^{[3]}$ | Select input, bit 1 |
| 10 | CLKB3 $^{[2]}$ | Buffered clock output, Bank B |
| 11 | CLKB4 $^{[2]}$ | Buffered clock output, Bank B |
| 12 | GND | Ground |

## Notes

1. Weak pull down.
2. Weak pull down on all outputs.
3. Weak pull ups on these inputs.

Table 2. Pin Description for CY2309

| Pin | Signal | Description |
| :---: | :--- | :--- |
| 13 | $V_{\mathrm{DD}}$ | 3.3-V supply |
| 14 | CLKA3 $^{[4]}$ | Buffered clock output, Bank A |
| 15 | CLKA4 $^{[4]}$ | Buffered clock output, Bank A |
| 16 | CLKOUT $^{[4]}$ | Buffered output, internal feedback on this pin |

## Select Input Decoding for CY2309

| S2 | S1 | CLOCK A1-A4 | CLOCK B1-B4 | CLKOUT $^{5]}$ | Output Source | PLL Shutdown |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Three-state | Three-state | Driven | PLL | N |
| 0 | 1 | Driven | Three-state | Driven | PLL | N |
| 1 | 0 | Driven | Driven | Driven | Reference | Y |
| 1 | 1 | Driven | Driven | Driven | PLL | N |

Figure 3. REF. Input to CLKA/CLKB Delay vs. Loading Difference between CLKOUT and CLKA/CLKB Pins


## Zero Delay and Skew Control

All outputs must be uniformly loaded to achieve zero delay between the input and output. Because the CLKOUT pin is the internal feedback to the PLL, its relative loading can adjust the input-output delay. This is shown in the above graph.
For applications requiring zero input-output delay, all outputs, including CLKOUT, must be equally loaded. Even if CLKOUT is not used, it must have a capacitive load, equal to that on other outputs, for obtaining zero input-output delay. If input to output delay adjustments are required, use Figure 3 to calculate loading differences between the CLKOUT pin and other outputs.
For zero output-output skew, be sure to load all outputs equally. For further information, refer to the application note titled "CY2305 and CY2309 as PCI and SDRAM Buffers."

## Notes

4. Weak pull down on all outputs
5. This output is driven and has an internal feedback for the PLL. The load on this output can be adjusted to change the skew between the reference and output.

## Absolute Maximum Conditions

| Supply voltage to ground potential .............. -0.5 V to +7.0 V | Junction temperature............................................. $150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| DC input voltage (Except REF) ......... -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ | Static discharge voltage |
| DC input voltage REF..................................-0.5 V to 7 V | (per MIL-STD-883, Method 3015) . |

Storage temperature ................................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Conditions for CY2305SC-XX and CY2309SC-XX Commercial Temperature Devices

| Parameter | Description | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage | 3.0 | 3.6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating temperature (ambient temperature) | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance, below 100 MHz | - | 30 | pF |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance, from 100 MHz to 133 MHz | - | 10 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | - | 7 | pF |
| $\mathrm{t}_{\mathrm{PU}}$ | Power-up time for all $\mathrm{V}_{\mathrm{DD}}$ s to reach minimum specified voltage (power <br> ramps must be monotonic) | 0.05 | 50 | ms |

## Electrical Characteristics for CY2305SC-XX and CY2309SC-XX Commercial Temperature Devices

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VIL | Input LOW voltage ${ }^{[6]}$ |  | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH voltage ${ }^{[6]}$ |  | 2.0 | - | V |
| $\mathrm{IIL}^{\text {IL }}$ | Input LOW current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | - | 50.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ | - | 100.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}(-1) \\ & \mathrm{I}_{\mathrm{OH}}=12 \mathrm{~mA}(-1 \mathrm{H}) \end{aligned}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH voltage ${ }^{[7]}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}(-1) \\ & \mathrm{I}_{\mathrm{OL}}=-12 \mathrm{~mA}(-1 \mathrm{H}) \end{aligned}$ | 2.4 | - | V |
| IDD (PD mode) | Power-down supply current | REF $=0 \mathrm{MHz}$ | - | 12.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current | Unloaded outputs at 66.67 MHz , SEL inputs at $\mathrm{V}_{\mathrm{SS}}$ | - | 32.0 | mA |

## Switching Characteristics for CY2305SC-1 and CY2309SC-1 Commercial Temperature Devices

| Parameter ${ }^{[9]}$ | Name | Test Conditions | Min | Typ. | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| t 1 | Output frequency | $30-\mathrm{pF}$ load <br> $10-\mathrm{pF}$ load | 10 | - | 100 | MHz |
| $\mathrm{t}_{\mathrm{DC}}$ | Duty cycle ${ }^{[7]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at $1.4 \mathrm{~V}, \mathrm{~F}_{\text {out }}=$ <br> 66.67 MHz | 40.0 | 50.0 | 60.0 | $\%$ |
| t 3 | Rise time $^{[7]}$ | Measured between 0.8 V and 2.0 V | - | - | 2.50 | ns |
| $\mathrm{t}_{4}$ | Fall time $^{[7]}$ | Measured between 0.8 V and 2.0 V | - | - | 2.50 | ns |
| $\mathrm{t}_{5}$ | Output-to-output skew ${ }^{[7]}$ | All outputs equally loaded | - | 85 | 250 | ps |
| $\mathrm{t}_{6 \mathrm{~A}}$ | Delay, REF rising edge to <br> CLKOUT rising edge ${ }^{[7]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | 0 | $\pm 350$ | ps |

[^0]
## Switching Characteristics for CY2305SC-1 and CY2309SC-1 Commercial Temperature Devices

| Parameter ${ }^{[9]}$ | Name | Test Conditions | Min | Typ. | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{6 \mathrm{~B}}$ | Delay, REF rising edge to <br> CLKOUT rising edge ${ }^{8]}$ | Measured at $\mathrm{V}_{\text {DD }} / 2$. Measured in <br> PLL Bypass Mode, CY2309 device <br> only. | 1 | 5 | 8.7 | ns |
| $\mathrm{t}_{7}$ | Device-to-device skew $^{[8]}$ | Measured at $\mathrm{V}_{\text {DD }} / 2$ on the <br> CLKOUT pins of devices | - | - | 700 | ps |
| $\mathrm{t}_{\mathrm{J}}$ | Cycle-to-cycle jitter $^{[8]}$ | Measured at 66.67 MHz, loaded <br> outputs | - | 70 | 200 | ps |
| $\mathrm{t}_{\text {LOCK }}$ | PLL lock time ${ }^{[8]}$ | Stable power supply, valid clock <br> presented on REF pin | - | - | 1.0 | ms |

## Switching Characteristics for CY2305SC-1H and CY2309SC-1H Commercial Temperature Devices

| Parameter ${ }^{[9]}$ | Name | Description | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | Output frequency | 30 pF load 10 pF load | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | - | $\begin{gathered} 100 \\ 133.33 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{DC}}$ | Duty cycle ${ }^{[8]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at 1.4 V, $\mathrm{F}_{\text {out }}=66.67 \mathrm{MHz}$ | 40.0 | 50.0 | 60.0 | \% |
| $\mathrm{t}_{\mathrm{DC}}$ | Duty cycle ${ }^{[8]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at 1.4 V , $\mathrm{F}_{\text {out }}<50 \mathrm{MHz}$ | 45.0 | 50.0 | 55.0 | \% |
| $\mathrm{t}_{3}$ | Rise time ${ }^{[8]}$ | Measured between 0.8 V and 2.0 V | - | - | 1.50 | ns |
| $\mathrm{t}_{4}$ | Fall time ${ }^{[8]}$ | Measured between 0.8 V and 2.0 V | - | - | 1.50 | ns |
| $\mathrm{t}_{5}$ | Output-to-output skew ${ }^{[8]}$ | All outputs equally loaded | - | 85 | 250 | ps |
| $\mathrm{t}_{6 \mathrm{~A}}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[8]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | - | $\pm 350$ | ps |
| $\mathrm{t}_{6 \mathrm{~B}}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[8]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$. Measured in PLL Bypass Mode, CY2309 device only. | 1 | 5 | 8.7 | ns |
| ${ }^{\text {t }}$ | Device-to-device skew ${ }^{[8]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ on the CLKOUT pins of devices | - | - | 700 | ps |
| $\mathrm{t}_{8}$ | Output slew rate ${ }^{[8]}$ | Measured between 0.8 V and 2.0 V using Test Circuit \#2 | 1 | - |  | V/ns |
| $\mathrm{t}_{\mathrm{J}}$ | Cycle-to-cycle jitter ${ }^{[8]}$ | Measured at 66.67 MHz , loaded outputs | - | 60 | 200 | ps |
| ${ }_{\text {tock }}$ | PLL lock time ${ }^{[8]}$ | Stable power supply, valid clock presented on REF pin | - | - | 1.0 | ms |

## Operating Conditions for CY2305SI-XX and CY2309SI-XX Industrial Temperature Devices

| Parameter | Description | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage | 3.0 | 3.6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating temperature (ambient temperature) | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance, below 100 MHz | - | 30 | pF |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance, from 100 MHz to 133 MHz | - | 10 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | - | 7 | pF |

[^1]
## Electrical Characteristics for CY2305SI-XX and CY2309SI-XX Industrial Temperature Devices

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW voltage $^{[10]}$ |  | - | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input HIGH voltage $^{[10]}$ |  | 2.0 | - | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | - | 50.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input HIGH current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ | - | 100.0 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output LOW voltage ${ }^{[11]}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA} \mathrm{(-1)}$ <br> $\mathrm{I}_{\mathrm{OH}}=12 \mathrm{~mA} \mathrm{(-1H)}$ | - | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output HIGH voltage ${ }^{[11]}$ | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}(-1)$ <br> $\mathrm{IOL}_{\mathrm{OL}}=-12 \mathrm{~mA}(-1 \mathrm{H})$ | 2.4 | - | V |
| $\mathrm{I}_{\mathrm{DD}}$ (PD mode) | Power-down supply <br> current | REF $=0 \mathrm{MHz}$ | - | 25.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current | Unloaded outputs at 66.67 MHz, SEL inputs at $\mathrm{V}_{\mathrm{SS}}$ | - | 35.0 | mA |

## Switching Characteristics for CY2305SI-1 and CY2309SI-1 Industrial Temperature Devices

| Parameter ${ }^{[12]}$ | Name | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| t1 | Output frequency | 30 pF load 10 pF load | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | - | $\begin{array}{\|c\|} \hline 100 \\ 133.33 \end{array}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{DC}}$ | Duty cycle ${ }^{[11]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at 1.4 V, $\mathrm{F}_{\text {out }}=66.67 \mathrm{MHz}$ | 40.0 | 50.0 | 60.0 | \% |
| t3 | Rise time ${ }^{[11]}$ | Measured between 0.8 V and 2.0 V | - | - | 2.50 | ns |
| $\mathrm{t}_{4}$ | Fall time ${ }^{[11]}$ | Measured between 0.8 V and 2.0 V | - | - | 2.50 | ns |
| $\mathrm{t}_{5}$ | Output-to-output skew ${ }^{[11]}$ | All outputs equally loaded | - | 85 | 250 | ps |
| $\mathrm{t}_{6 \mathrm{~A}}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[11]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | - | $\pm 350$ | ps |
| ${ }^{\text {t }} 6 \mathrm{~B}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[11]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$. Measured in PLL Bypass Mode, CY2309 device only. | 1 | 5 | 8.7 | ns |
| $\mathrm{t}_{7}$ | Device-to-device skew ${ }^{[11]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ on the CLKOUT pins of devices | - | - | 700 | ps |
| $\mathrm{t}_{3}$ | Cycle-to-cycle jitter ${ }^{[11]}$ | Measured at 66.67 MHz , loaded outputs | - | 70 | 200 | ps |
| tock | PLL lock time ${ }^{[11]}$ | Stable power supply, valid clock presented on REF pin | - | - | 1.0 | ms |

## Notes

10. REF input has a threshold voltage of $\mathrm{V}_{\mathrm{DD}} / 2$.
11. Parameter is guaranteed by design and characterization. Not $100 \%$ tested in production.
12. All parameters specified with loaded outputs

Switching Characteristics for CY2305SI-1H and CY2309SI-1H Industrial Temperature Devices

| Parameter ${ }^{[13]}$ | Name | Description | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | Output frequency | 30 pF load 10 pF load | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | - | $\begin{array}{\|c\|} \hline 100 \\ 133.33 \end{array}$ | $\begin{aligned} & \hline \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {DC }}$ | Duty cycle ${ }^{[14]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at 1.4 V, $\mathrm{F}_{\text {out }}=66.67 \mathrm{MHz}$ | 40.0 | 50.0 | 60.0 | \% |
| $\mathrm{t}_{\mathrm{DC}}$ | Duty cycle ${ }^{[14]}=\mathrm{t}_{2} \div \mathrm{t}_{1}$ | Measured at $1.4 \mathrm{~V}, \mathrm{~F}_{\text {out }}<50 \mathrm{MHz}$ | 45.0 | 50.0 | 55.0 | \% |
| $\mathrm{t}_{3}$ | Rise time ${ }^{[14]}$ | Measured between 0.8 V and 2.0 V | - | - | 1.50 | ns |
| $\mathrm{t}_{4}$ | Fall time ${ }^{[14]}$ | Measured between 0.8 V and 2.0 V | - | - | 1.50 | ns |
| $\mathrm{t}_{5}$ | Output-to output skew ${ }^{[14]}$ | All outputs equally loaded | - | 85 | 250 | ps |
| $\mathrm{t}_{6 \mathrm{~A}}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[14]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ | - | - | $\pm 350$ | ps |
| $\mathrm{t}_{6 \mathrm{~B}}$ | Delay, REF rising edge to CLKOUT rising edge ${ }^{[14]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$. Measured in PLL Bypass Mode, CY2309 device only. | 1 | 5 | 8.7 | ns |
| $\mathrm{t}_{7}$ | Device-to-device skew ${ }^{[14]}$ | Measured at $\mathrm{V}_{\mathrm{DD}} / 2$ on the CLKOUT pins of devices | - | - | 700 | ps |
| $\mathrm{t}_{8}$ | Output slew rate ${ }^{[14]}$ | Measured between 0.8 V and 2.0 V using Test Circuit \#2 | 1 | - | - | V/ns |
| $\mathrm{t}_{\mathrm{J}}$ | Cycle-to-cycle jitter ${ }^{[14]}$ | Measured at 66.67 MHz , loaded outputs | - | 60 | 200 | ps |
| ${ }_{\text {tock }}$ | PLL lock time ${ }^{[14]}$ | Stable power supply, valid clock presented on REF pin | - | - | 1.0 | ms |

## Switching Waveforms

Figure 4. Duty Cycle Timing


Figure 5. All Outputs Rise/Fall Time


Figure 6. Output-Output Skew


## Notes

13. All parameters specified with loaded outputs.
14. Parameter is guaranteed by design and characterization. Not $100 \%$ tested in production.

CY2305, CY2309

## Switching Waveforms

Figure 7. Input-Output Propagation Delay


Figure 8. Device-Device Skew


## Typical Duty Cycle ${ }^{[15]}$ and $I_{D D}$ Trends ${ }^{[16]}$ for CY2305-1 and CY2309-1








## Notes

15. Duty cycle is taken from typical chip measured at 1.4 V .
16. $I_{D D}$ data is calculated from $I_{D D}=I_{\text {CORE }}+n C V f$, where $I_{C O R E}$ is the unloaded current. ( $n=\#$ of outputs; $C=$ Capacitance load per output $(F) ; V=S u p p l y ~ V o l t a g e ~(V) ;$ $f=$ frequency $(\mathrm{Hz})$ ).

## Typical Duty Cycle ${ }^{[17]}$ and IDD Trends ${ }^{[18]}$ for CY2305-1H and CY2309-1H








## Notes

17. Duty cycle is taken from typical chip measured at 1.4 V .
18. $I_{D D}$ data is calculated from $I_{D D}=I_{\text {CORE }}+n C V f$, where $I_{\text {CORE }}$ is the unloaded current. ( $n=\#$ of outputs; $C=$ Capacitance load per output $(F) ; V=S u p p l y ~ V o l t a g e ~(V) ;$ $f=$ frequency $(\mathrm{Hz})$ ).

## Test Circuits



For parameter $\mathrm{t}_{8}$ (output slew rate) on -1 H devices

## Ordering Information for CY2305

| Ordering Code | Package Type | Operating Range |
| :---: | :---: | :---: |
| CY2305SC-1 ${ }^{[19]}$ | 8-pin 150-mil SOIC | Commercial |
| CY2305SC-1T ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2305SC-1H ${ }^{[19]}$ | 8-pin 150-mil SOIC | Commercial |
| CY2305SC-1HT ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2305SI-1H ${ }^{[19]}$ | 8-pin 150-mil SOIC | Industrial |
| CY2305SI-1HT ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Industrial |
| Pb-free |  |  |
| CY2305SXC-1 ${ }^{[19]}$ | 8-pin 150-mil SOIC | Commercial |
| CY2305SXC-1T ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2305SXI-1 ${ }^{[19]}$ | 8-pin 150-mil SOIC | Industrial |
| CY2305SXI-1T ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Industrial |
| CY2305SXC-1H ${ }^{[19]}$ | 8-pin 150-mil SOIC | Commercial |
| CY2305SXC-1HT ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2305SXI-1H ${ }^{[19]}$ | 8-pin 150-mil SOIC | Industrial |
| CY2305SXI-1HT ${ }^{[19]}$ | 8-pin 150-mil SOIC - Tape and Reel | Industrial |

## Ordering Information for CY2309

| Ordering Code | Package Type | Operating Range |
| :---: | :---: | :---: |
| CY2309SC-1 ${ }^{[19]}$ | 16-pin 150-mil SOIC | Commercial |
| CY2309SC-1T ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2309SC-1H ${ }^{[19]}$ | 16-pin 150-mil SOIC | Commercial |
| CY2309SC-1HT ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2309ZC-1H ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP | Commercial |
| CY2309ZC-1HT ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP - Tape and Reel | Commercial |
| Pb-free |  |  |
| CY2309SXC-1 ${ }^{[19]}$ | 16-pin 150-mil SOIC | Commercial |
| CY2309SXC-1T ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2309SXI-1 ${ }^{[19]}$ | 16-pin 150-mil SOIC | Industrial |
| CY2309SXI-1T ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Industrial |
| CY2309SXC-1 ${ }^{[19]}$ | 16-pin 150-mil SOIC | Commercial |
| CY2309SXC-1HT ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Commercial |
| CY2309SXI-1H ${ }^{[19]}$ | 16-pin 150-mil SOIC | Industrial |
| CY2309SXI-1HT ${ }^{[19]}$ | 16-pin 150-mil SOIC - Tape and Reel | Industrial |
| CY2309ZXC-1H ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP | Commercial |
| CY2309ZXC-1HT ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP - Tape and Reel | Commercial |
| CY2309ZXI-1H ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP | Industrial |
| CY2309ZXI-1HT ${ }^{[19]}$ | 16-pin 4.4-mm TSSOP - Tape and Reel | Industrial |

## Note

[^2]
## Ordering Code Definitions



## Package Drawing and Dimensions

Figure 9. 8 -Pin (150-Mil) SOIC S8


Figure 10. 16 -Pin (150-Mil) SOIC S16

DIMENSIINS IN INCHES[MM] MIN.
REFERENCE JEDEC MS-012 PACKAGE WEIGHT 0.15gms

| PART \# |  |
| :--- | :--- |
| S16.15 | STANDARD PKG. |
| SZ16.15 | LEAD FREE PKG. |



Figure 11. 16-Pin TSSOP 4.40 MM Body Z16.173


DIMENSIUNS IN MM[INCHES] $\frac{\text { MIN. }}{\text { MAX. }}$
REFERENCE JEDEC Mロ-153
PACKAGE WEIGHT 0.05 gms

| PART $\#$ |  |  |  |
| :--- | :--- | :--- | :--- |
| Z16.173 | STANDARD PKG. |  |  |
| ZZ16.173 | LEAD | FREE PKG. |  |


$51-85091$ *C

## Acronyms

| Acronym | Description |
| :--- | :--- |
| PCI | Personal computer interconnect |
| PLL | Phase locked loop |
| SDRAM | Synchronous dynamic random access memory |
| SOIC | Small outline integrated circuit |
| TSSOP | Thin small outline package |
| ZDB | Zero delay buffer |

## Document Conventions

## Units of Measure

| Symbol | Unit of Measure |
| :--- | :--- |
| ${ }^{\circ} \mathrm{C}$ | degree Celsius |
| $\mu \mathrm{A}$ | micro amperes |
| mA | milli amperes |
| ms | milli seconds |
| MHz | Mega Hertz |
| ns | nano seconds |
| pF | pico Farad |
| ps | pico seconds |
| V | Volts |

## Document History Page

Document Title: CY2305/CY2309 Low Cost 3.3-V Zero Delay Buffer
Document Number: 38-07140

| Rev. | ECN | Orig. of Change | Submission Date | Description of Change |
| :---: | :---: | :---: | :---: | :---: |
| ** | 110249 | SZV | 10/19/01 | Change from Spec number: 38-00530 to 38-07140 |
| *A | 111117 | CKN | 03/01/02 | Added t6B row to the Switching Characteristics Table; also added the letter "A" to the t6A row Corrected the table title from CY2305SC-IH and CY2309SC-IH to CY2305SI-IH and CY2309SI-IH |
| *B | 117625 | HWT | 10/21/02 | Added eight-pin TSSOP packages (CY2305ZC-1 and CY2305ZC-1T) to the ordering information table. <br> Added the Tape and Reel option to all the existing packages: <br> CY2305SC-1T, CY2305SI-1T, CY2305SC-1HT, CY2305SI-1HT, CY2305ZC-1T, CY2309SC-1T, CY2309SI-1T, CY2309SC-1HT, <br> CY2309SI-1HT, CY2309ZC-1HT, CY2309ZI-1HT |
| *C | 121828 | RBI | 12/14/02 | Power up requirements added to Operating Conditions information |
| *D | 131503 | RGL | 12/12/03 | Added Lead-free for all the devices in the ordering information table |
| *E | 214083 | RGL | See ECN | Added a Lead-free with the new coding for all SOIC devices in the ordering information table |
| *F | 291099 | RGL | See ECN | Added TSSOP Lead-free devices |
| *G | 390582 | RGL | See ECN | Added typical values for jitter |
| *H | 2542461 | AESA | 07/23/08 | Updated template. Added Note "Not recommended for new designs." Added part number CY2305ESXC-1, CY2305ESXC-1T, CY2305ESXI-1, CY2305ESXI-1T, CY2305ESXC-1H, CY2305ESXC-1HT, CY2305ESXI-1H, CY2305ESXI-1HT, CY2309ESXC-1, CY2309ESXC-1T, CY2309ESXI-1, CY2309ESXI-1T, CY2309ESXC-1H, CY2309ESXC-1HT, CY2309ESXI-1H, CY2309ESXI-1HT, CY2309EZXC-1H, CY2309EZXC-1HT, CY2309EZXI-1H, and CY2309EZXI-1HT in ordering information table. Removed part number CY2305SZC-1, CY2305SZC-1T, CY2305SZI-1, CY2305SZI-1T, CY2305SZC-1H, CY2305SZC-1HT, CY2305SZI-1H, CY2305SZI-1HT, CY2309SZC-1, CY2309SZC-1T, CY2309SZI-1, CY2309SZI-1T, CY2309SZC-1H, CY2309SZC-1HT, CY2309SZI-1H, CY2309SZI-1HT, CY2309ZZC-1H, CY2309ZZC-1HT, CY2309ZI-1H, CY2309ZI-1HT, CY2309ZZI-1H, and CY2309ZZI-1HT in Ordering Information table. <br> Changed Lead-Free to Pb-Free. |
| *1 | 2565153 | AESA | 09/18/08 | Removed part number CY2305ESXC-1, CY2305ESXC-1T, CY2305ESXI-1, CY2305ESXI-1T, CY2305ESXC-1H, CY2305ESXC-1HT, CY2305ESXI-1H, CY2305ESXI-1HT, CY2309ESXC-1, CY2309ESXC-1T, CY2309ESXI-1, CY2309ESXI-1T, CY2309ESXC-1H, CY2309ESXC-1HT, CY2309ESXI-1H, CY2309ESXI-1HT, CY2309EZXC-1H, CY2309EZXC-1HT, CY2309EZXI-1H, and CY2309EZXI-1HT in ordering information table. <br> Removed note references to note 10 in Pb -Free sections of ordering information table. <br> Changed IDD (PD mode) from 12.0 to $25.0 \mu \mathrm{~A}$ for commercial temperature devices <br> Deleted Duty Cycle parameters for $\mathrm{F}_{\text {out }}<50 \mathrm{MHz}$ commercial and industrial devices. |
| *J | 2673353 | KVM/PYRS | 03/13/09 | Reverted IDD (PD mode) and Duty Cycle parameters back to the values in revision *H: <br> Changed IDD (PD mode) from 25 to $12 \mu \mathrm{~A}$ for commercial devices. Added Duty Cycle parameters for $\mathrm{F}_{\text {out }}<50 \mathrm{MHz}$ for commercial and industrial devices. |

## Document Title: CY2305/CY2309 Low Cost 3.3-V Zero Delay Buffer

 Document Number: 38-07140| Rev. | ECN | Orig. of <br> Change | Submission <br> Date | Description of Change |
| :---: | :---: | :---: | :---: | :--- |
| *K | 2904641 | KVM | $04 / 05 / 10$ | Removed parts <br> CY2305SI-1,CY2305SI-1T,CY2309SI-1,CY2309SI-1H,CY2309SI-1HT,CY2309 <br> SI-1T from Ordering Information. <br> Updated Package Diagram |
| *L | 3047136 | KVM | $10 / 04 / 2010$ | Added table of contents, ordering code definition, Acronyms and Units tables. <br> Updated 16-pin TSSOP package diagram. |
| *M | 3146330 | CXQ | $01 / 18 / 2011$ | Added "Not recommended for new designs" statement to Features on page 1. <br> Added 'not recommended for new designs' footnote to all parts in the ordering <br> information table. |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

Automotive
Clocks \& Buffers
Interface
Lighting \& Power Control

Memory
Optical \& Image Sensing
PSoC
Touch Sensing
USB Controllers
Wireless/RF
cypress.com/go/automotive cypress.com/go/clocks
cypress.com/go/interface
cypress.com/go/powerpsoc
cypress.com/go/plc
cypress.com/go/memory
cypress.com/go/image
cypress.com/go/psoc
cypress.com/go/touch
cypress.com/go/USB
cypress.com/go/wireless

[^3]
[^0]:    Notes
    6. REF input has a threshold voltage of $\mathrm{V}_{\mathrm{DD}} / 2$.
    7. Parameter is guaranteed by design and characterization. Not $100 \%$ tested in production.

[^1]:    Notes
    8. Parameter is guaranteed by design and characterization. Not $100 \%$ tested in production.
    9. All parameters specified with loaded outputs.

[^2]:    19. Not recommended for new designs
[^3]:    © Cypress Semiconductor Corporation, 2001-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for
    
     application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
     United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of
    
     the express written permission of Cypress
     OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

    Use may be limited by and subject to the applicable Cypress software license agreement.

