



# 5V, 100mA Low Dropout Linear Regulator with WATCHDOG, RESET, & WAKE UP

# Description

The CS8151 is a precision 5V, 100mA micro-power voltage regulator with very low quiescent current (400μA typical at  $200\mu A$  load). The 5V output is accurate within ±2% and supplies 100 mA of load current with a typical dropout voltage of 400mV.

Microprocessor control logic includes Watchdog, Wake Up and RESET. This unique combination of low quiescent current and full microprocessor control makes the CS8151 ideal for use in battery operated, microprocessor controlled equipment.

The CS8151 WAKE UP function brings the microprocessor out of Sleep mode. The microprocessor in turn, signals its WAKE UP status back to the CS8151 by issuing a WATCHDOG signal.

The WATCHDOG logic function monitors an input signal (WDI) from the microprocessor. The CS8151 responds to the falling edge of the WATCH-DOG signal which it expects at least once during each wake-up period. When the correct WATCHDOG signal

is received, a falling edge is issued on the wake-up signal line.

 $\overline{\text{RESET}}$  is independent of  $V_{\text{IN}}$  and operates correctly to an output voltage as low as 1V. A RESET signal is issued in any of three situations. During power up the  $\overline{RESET}$  is held low until the output voltage is in regulation. During operation if the output voltage shifts below the regulation limits, the **RESET** toggles low and remains low until proper output voltage regulation is restored. And finally, a RESET signal is issued if the regulator does not receive a WATCHDOG signal within the WAKE UP period.

The RESET pulse width, WAKE UP signal frequency, and WAKE UP delay time are all set by one external capacitor C<sub>Delay</sub>.

The regulator is protected against short circuit, over voltage, and thermal runaway conditions. The device can withstand 74 volt load dump transients, making it suitable for use in automotive environments.

# **Features**

- 5V ±2% / 100 mA Output Voltage
- Micropower Compatible **Control Functions:**

**WAKE UP** WATCHDOG RESET

- Low Dropout Voltage: 400mV @ 100mA
- Low Sleep Mode Quiescent Current (400µA typ)
- **Protection Features:** Thermal Shutdown **Short Circuit** 74V Load Dump Reverse Transient (-50V)

# **Package Options**

16 Lead PDIP 16 Lead SOIC Wide\* (Internally Fused)



\* For SO Wide package, pin # 6 is Gnd

# 7 Lead TO-220

7 Lead D<sup>2</sup>PAK Tab (Gnd)



 $1.\ V_{OUT}$  $2.\,V_{IN}$ 3. WDI 4. Gnd

5. WAKE UP 6 RESET 7. Delay

### **Block Diagram**





Cherry Semiconductor Corporation 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885-3600 Fax: (401)885-5786 Email: info@cherry-semi.com Web Site: www.cherry-semi.com

# **Absolute Maximum Ratings**

| Power Dissipation                                   | Internally Limited      |
|-----------------------------------------------------|-------------------------|
| Output Current (V <sub>OUT</sub> , RESET , WAKE UP) | Internally Limited      |
| Reverse Battery                                     | 15V                     |
| Maximum Load Dump Transient                         | +74V                    |
| Maximum Negative Transient (t<2ms)                  | 50V                     |
| ESD Susceptibility (Human Body Model)               | 2kV                     |
| ESD Susceptibility (Machine Model)                  | 200V                    |
| Logic Inputs/Outputs                                | 0.3V to +6V             |
| Storage Temperature Range                           | 55°C to +150°C          |
| Lead Temperature Soldering                          |                         |
| Wave Solder (through hole styles only)              | 10 sec. max, 260°C peak |
| Reflow (SMD styles only)60 se                       |                         |

# Electrical Characteristics: $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $-40^{\circ}\text{C} \le T_J \le 150^{\circ}\text{C}$ , $6V \le V_{IN} \le 26V$ , $I_{OUT} = 100\mu\text{A}$ to 100mA, $C_2 = 47\mu\text{F}$ (ESR $< 8\Omega$ ), $C_{Delay} = 0.1\mu\text{F}$ (unless otherwise noted)

| PARAMETER                                             | TEST CONDITIONS                                                                                                                  | MIN          | TYP             | MAX          | UNIT           |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|--------------|----------------|
| ■ Output Section                                      |                                                                                                                                  |              |                 |              |                |
| Output Voltage, V <sub>OUT</sub>                      |                                                                                                                                  | 4.90<br>4.85 | 5.00<br>5.00    | 5.10<br>5.15 | V<br>V         |
| Dropout Voltage (V <sub>IN</sub> - V <sub>OUT</sub> ) | $\begin{split} &I_{OUT} = 100 mA \\ &I_{OUT} = 100 \mu A \end{split}$                                                            |              | 400<br>100      | 600<br>150   | mV<br>mV       |
| Load Regulation                                       | $V_{IN} = 14V$ , $100\mu A < I_{OUT} < 100mA$                                                                                    |              | 10              | 50           | mV             |
| Line Regulation                                       | $I_{OUT} = 1 \text{mA}, 6 \text{V} < V_{IN} < 26 \text{V}$                                                                       |              | 10              | 50           | mV             |
| Ripple Rejection                                      | $7V < V_{IN} < 17V @ f = 120Hz,$<br>$I_{OUT} = 100mA$                                                                            | 60           | 75              |              | dB             |
| Current Limit                                         | $V_{OUT} = 4.5V$                                                                                                                 | 100          | 250             |              | mA             |
| Thermal Shutdown                                      |                                                                                                                                  | 150          | 180             | 210          | °C             |
| Overvoltage Shutdown                                  | $V_{OUT} < 1V$                                                                                                                   | 50           | 56              | 62           | V              |
| Quiescent Current                                     | $\begin{split} &I_{OUT} = 200 \mu \text{A (Sleep)} \\ &I_{OUT} = 50 \text{mA} \\ &I_{OUT} = 100 \text{mA (WAKE UP)} \end{split}$ |              | 0.40<br>4<br>12 | 0.75<br>20   | mA<br>mA<br>mA |
| Reverse Current                                       | $V_{OUT} = 5V$ , $V_{IN} = 0V$                                                                                                   |              | 1.0             | 1.5          | mA             |

# **■** RESET

| Threshold High (RTH) | RTH V <sub>OUT</sub> Increasing                                                             | V <sub>OUT</sub> - 0.3 |      | V <sub>OUT</sub> - 0.04 | V  |
|----------------------|---------------------------------------------------------------------------------------------|------------------------|------|-------------------------|----|
| Threshold Low (RTL)  | RTL V <sub>OUT</sub> Decreasing                                                             | 4.50                   | 4.70 | 4.91                    | V  |
| Hysteresis           | RTH – RTL                                                                                   | 150                    | 200  | 250                     | mV |
| Output               |                                                                                             |                        |      |                         |    |
| LOW                  | $1V < V_{OUT} < RTL$ , $I_{OUT} = 25\mu A$                                                  |                        | 0.2  | 0.8                     | V  |
| HIGH                 | $I_{OUT} = 25\mu A$ , $V_{OUT} > RTH$                                                       | 3.8                    | 4.2  | 5.1                     | V  |
| Current Limit        | rent Limit $\overline{RESET} = 0V, V_{OUT} > V_{RTH}$ (sourcing)                            |                        | 0.50 | 1.30                    | mA |
|                      | $\overline{\text{RESET}} = 5\text{V},  \text{V}_{\text{OUT}} > 1\text{V}  (\text{sinking})$ | 0.1                    | 12   | 80                      | mA |
| Delay Time           | POR Mode                                                                                    | 3                      | 5    | 7                       | ms |

| -        |   |
|----------|---|
| (        | ) |
| Ù        | D |
| ã        | 0 |
| $\vdash$ | ١ |
| Ù        | П |

| Electrical Characteristics: continued        |                                                                                                                     |              |            |              |          |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|----------|
| PARAMETER                                    | MIN                                                                                                                 | TYP          | MAX        | UNIT         |          |
| ■ WATCHDOG Input                             |                                                                                                                     |              |            |              |          |
| Threshold<br>HIGH<br>LOW                     |                                                                                                                     | 0.8          | 1.4<br>1.3 | 2.0          | V<br>V   |
| Hysteresis                                   |                                                                                                                     | 25           | 100        |              | mV       |
| Input Current                                | 0 < WDI < 6V                                                                                                        | -10          | 0          | +10          | $\mu A$  |
| Pulse Width                                  | 50% WDI falling edge to<br>50% WDI rising edge and<br>50% WDI rising edge to 50%<br>WDI falling edge (see Figure 1) | 5            |            |              | μs       |
| WAKE UP Output WAKE UP Period                | see Figure 1a                                                                                                       | 30           | 40         | 50           | <br>ms   |
| WAKE UP Duty Cycle nominal                   | see Figure 1c                                                                                                       | 40           | 50         | 60           | %        |
| RESET HIGH to WAKE UP<br>Rising Delay Time   | 50% RESET rising edge to<br>50% WAKE UP edge<br>(see Figure 1)                                                      | 15           | 20         | 25           | ms       |
| WAKE UP Response<br>to Watchdog Input        | 50% WDI falling edge to<br>50% WAKE UP falling edge                                                                 |              | 2          | 10           | μs       |
| WAKE UP Response to RESET                    | 50% RESET falling edge to 50% WAKE UP falling edge V <sub>OUT</sub> = 5V→4.5V                                       |              | 2          | 10           | μs       |
| Output<br>LOW<br>HIGH                        | $I_{OUT} = 25\mu A(sinking)$<br>$I_{OUT} = 25\mu A(sourcing)$                                                       | 3.8          | 0.2<br>4.2 | 0.8<br>5.1   | V<br>V   |
| Current Limit $WAKE UP = 5V$<br>WAKE UP = 0V |                                                                                                                     | 0.025<br>.05 | 1.00       | 7.00<br>3.50 | mA<br>mA |

|                                      | Package Lead #               |                             | Lead Symbol  | Function                                                                                                                                                                             |
|--------------------------------------|------------------------------|-----------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7L TO-220 &<br>7L D <sup>2</sup> PAK | 16 L PDIP (internally fused) | 16L SOIC (internally fused) |              |                                                                                                                                                                                      |
| 2                                    | 9                            | 9                           | $V_{\rm IN}$ | Supply voltage to the IC.                                                                                                                                                            |
| 3                                    | 11                           | 11                          | WDI          | CMOS/TTL compatible input lead. The watchdog function monitors the falling edge of the incoming signal.                                                                              |
| 4                                    | 4,5,12,13                    | 4,5,6,12,13                 | Gnd          | Ground Connection                                                                                                                                                                    |
| 7                                    | 16                           | 16                          | Delay        | Input lead from timing capacitor for $\overline{\mbox{RESET}}$ and WAKE UP signal.                                                                                                   |
| 6                                    | 15                           | 15                          | RESET        | CMOS/TTL compatible output lead $\overline{\text{RESET}}$ goes low whenever $V_{\text{OUT}}$ drops by more than 6% from nominal, or during the absence of a correct watchdog signal. |
| 5                                    | 14                           | 14                          | WAKE UP      | CMOS/TTL compatible output consisting of a continuously generated signal used to WAKE UP the microprocessor from sleep mode.                                                         |
| 1                                    | 8                            | 8                           | $V_{OUT}$    | Regulated output voltage $5V \pm 2\%$ .                                                                                                                                              |
|                                      | 7                            | 7                           | Sense        | Kelvin connection which allows remote sensing of the output voltage for improved regulation. If remote sensing is not required, connect to $V_{\rm OUT}.$                            |

Package Lead Description

# **Timing Diagrams**

Figure 1a. Power Up, Sleep Mode and Normal Operation



Figure 1b. Error Condition: Watchdog remains LOW and a  $\overline{\text{RESET}}$  is issued



Figure 1c. Power Down and Restart Sequence



#### **Definition of Terms**

#### **Dropout Voltage:**

The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature.

#### Input Voltage:

The DC voltage applied to the input terminals with respect to ground.

#### Line Regulation:

The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected.

#### Load Regulation:

The change in output voltage for a change in load current at constant chip temperature.

#### **Quiescent Current:**

The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current.

#### Ripple Rejection:

The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage.

#### **Current Limit:**

Peak current that can be delivered to the output.

### Circuit Description

#### **Functional Description**

To reduce the drain on the battery a system can go into a low current consumption mode when ever its not performing a main routine. The WAKE UP signal is generated continuously and is used to interrupt a microcontroller that is in sleep mode. The nominal output is a 5 volt square wave with a duty cycle of 50% at a frequency that is determined by a timing capacitor,  $C_{\rm Delay}$ .

When the microprocessor receives a rising edge from the WAKE UP output, it must issue a watchdog pulse and check its inputs to decide if it should resume normal operations or remain in the sleep mode.

The first falling edge of the watchdog signal causes the WAKE UP to go low within  $2\mu s$  (typ) and remain low until the next WAKE UP cycle (see Figure 2). Other watchdog pulses received within the same cycle are ignored (Figure 1).

During power up, RESET is held low until the output voltage is in regulation. During operation, if the output voltage shifts below the regulation limits, the RESET toggles low and remains low until proper output voltage regulation is restored. After the RESET delay, RESET returns high.

The WATCHDOG circuitry continuously monitors the input watchdog signal (WDI) from the microprocessor. The absence of a falling edge on the WATCHDOG input during one WAKE UP cycle will cause a RESET pulse to occur at the end of the WAKE UP cycle. (see Figure 1b).

The WAKE UP output is pulled low during a RESET regardless of the cause of the RESET. After the RESET returns high, the WAKE UP cycle begins again (see Figures 1b).

The  $\overline{RESET}$  pulse width, WAKE UP signal frequency and  $\overline{RESET}$  high to WAKE UP delay time are all set by one external capacitor  $C_{Delay}$ .

WAKE UP period=(4x10<sup>5</sup>)C<sub>Delay</sub>

RESET Delay Time=(5x10<sup>4</sup>)C<sub>Delay</sub>

RESET HIGH to WAKE UP Delay Time =(2x10<sup>5</sup>)C<sub>Delay</sub>

Capacitor temperature coefficient and tolerance as well as the tolerance of the CS8151 must be taken into account in order to get the correct system tolerance for each parameter.



Figure 2. WAKE UP response to WDI



Figure 3. WAKE UP response to RESET (Low Voltage)

# Output Stage Protection

The output stage is protected against overvoltage, short circuit and thermal runaway conditions (see Figure 4).



Figure 4: Typical Circuit Waveforms for Output Stage Protection.

If the input voltage rises above 56V (e.g. load dump), the output shuts down. This response protects the internal circuitry and enables the IC to survive unexpected voltage transients.

Should the junction temperature of the power device exceed 180°C (typ) the power transistor is turned off. Thermal shutdown is an effective means to prevent die overheating since the power transistor is the principle heat source in the IC.

#### **Stability Considerations**

The output or compensation capacitor  $C_2$  (see Figure 5) helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability.



Figure 5. Test and application circuit showing output compensation.

The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provide this information.

The value for the output capacitor C<sub>2</sub> shown in the test and applications circuit should work for most applications, however it is not necessarily the optimized solution.

To determine an acceptable value for  $C_2$  for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part.

**Step 1:** Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible.

**Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions.

**Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature.

**Step 4**: Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions.

**Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value.

**Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing.

**Step 7:** Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations.

Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of  $\pm 20\%$  so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above.

# Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 6) is:

$$P_{D(max)} = [V_{IN(max)} - V_{OUT(min)}]I_{OUT(max)} + V_{IN(max)}I_{Q}$$
 (1)

where:

 $V_{IN(max)}$  is the maximum input voltage,

V<sub>OUT(min)</sub> is the minimum output voltage,

 $I_{OUT(\text{max})}$  is the maximum output current for the application, and

 $I_Q$  is the quiescent current the regulator consumes at  $I_{OUT(\text{max})}.$ 

## **Application Diagram**

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\Theta IA}$  can be calculated:

$$R_{\Theta JA} = \frac{150^{\circ}\text{C} - \text{T}_{A}}{P_{D}} \tag{2}$$

The value of  $R_{\Theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and



Figure 6. Single output regulator with key performance parameters labeled.

into the surrounding air.

#### **Heat Sinks**

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\Theta IA}$ :

$$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA} \tag{3}$$

where:

 $R_{\Theta IC}$  = the junction-to-case thermal resistance,

 $R_{\Theta CS}$  = the case–to–heatsink thermal resistance, and

 $R_{\Theta SA}$  = the heatsink–to–ambient thermal resistance.

 $R_{\Theta JC}$  appears in the package section of the data sheet. Like  $R_{\Theta JA}$ , it too is a function of package type.  $R_{\Theta CS}$  and  $R_{\Theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.

### **Application Diagram**



## **Package Specification**

#### PACKAGE DIMENSIONS IN mm (INCHES)

|                                           | D      |       |         |      |
|-------------------------------------------|--------|-------|---------|------|
| Lead Count                                | Metric |       | English |      |
|                                           | Max    | Min   | Max     | Min  |
| 16L PDIP (Internally Fused Leads)         | 19.69  | 18.67 | .775    | .735 |
| 16L SOIC Wide<br>(Internally Fused Leads) | 10.50  | 10.10 | .413    | .398 |





| Ordering Information |                                        |  |  |
|----------------------|----------------------------------------|--|--|
| Part Number          | Description                            |  |  |
| CS8151YT7            | 7 lead TO-220 Straight                 |  |  |
| CS8151YTVA7          | 7 lead TO-220 Vertical                 |  |  |
| CS8151YDPS7          | 7 lead D <sup>2</sup> PAK Short-Leaded |  |  |
| CS8151YDPSR7         | 7 lead D <sup>2</sup> PAK Short-Leaded |  |  |
|                      | (tape & reel)                          |  |  |
| CS8151YNF16          | 16 lead PDIP (Internally Fused Leads)  |  |  |
| CS8151YDWF16         | 16 lead SOIC Wide                      |  |  |
|                      | (Internally Fused Leads)               |  |  |
| CS8151YDWFR16        | 16 lead SOIC Wide                      |  |  |
|                      | (Internally Fused Leads) (tape & reel) |  |  |

#### PACKAGE THERMAL DATA

| Therr           | nal Data   |            |               |             | 16 Lead<br>SOIC Wid                   |                    |
|-----------------|------------|------------|---------------|-------------|---------------------------------------|--------------------|
| $R_{\Theta JC}$ | typ        | 1.8        | 1.8           | 15          | 18                                    | °C/W               |
| $R_{\Theta JA}$ | typ        | 50         | 10-50*        | 50          | 75                                    | °C/W               |
| *Deper          | ıding on t | hermal pro | perties of su | ıbstrate. R | $\Theta_{\rm JA} = R_{\Theta \rm JC}$ | + R <sub>ΘCA</sub> |





Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information.