The Intersil ISL84051, ISL84052, ISL84053 devices are precision, bidirectional, analog switches configured as a 8-Channel multiplexer/demultiplexer (ISL84051), a dual differential 4-Channel multiplexer/demultiplexer (ISL84052) and a triple single pole/double throw (SPDT) switch (ISL84053) designed to operate from a single +2 V to +12 V supply or from a $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ supply. All devices have an inhibit pin to simultaneously open all signal paths.

ON-resistance is $60 \Omega$ with a $\pm 5 \mathrm{~V}$ supply and $125 \Omega$ with a single +5 V supply. Each switch can handle rail to rail analog signals. The off-leakage current is only 5 nA at $+85^{\circ} \mathrm{C}$ with a $\pm 5 \mathrm{~V}$ supply.

All digital inputs have 0.8 V to 2.4 V logic thresholds, ensuring TTL/CMOS logic compatibility when using a single +3.3 V and +5 V supply or dual $\pm 5 \mathrm{~V}$ supplies.

The ISL84051 is a 8-to-1 multiplexer device. The ISL84052 is a dual 4-to-1 multiplexer device. The ISL84053 is a committed triple SPDT, which is perfect for use in 2-to-1 multiplexer applications.
Table 1 summarizes the performance of this family.
TABLE 1. FEATURES AT A GLANCE

|  | ISL84051 | ISL84052 | ISL84053 |
| :---: | :---: | :---: | :---: |
| CONFIGURATION | 8:1 Mux | $\begin{aligned} & \text { DUAL } \\ & \text { 4:1 Mux } \end{aligned}$ | TRIPLE SPDT |
| $\pm 5 \mathrm{~V} \mathrm{raN}$ | $60 \Omega$ | $60 \Omega$ | $60 \Omega$ |
| $\pm 5 \mathrm{~V}_{\mathrm{ON}} / \mathrm{t}_{\text {OFF }}$ | 50ns/40ns | 50ns/40ns | 50ns/40ns |
| $5 \mathrm{~V} \mathrm{r}_{\mathrm{ON}}$ | $125 \Omega$ | $125 \Omega$ | $125 \Omega$ |
| $5 \mathrm{~V} \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | 90ns/60ns | 90ns/60ns | 90ns/60ns |
| $3 \mathrm{Vr}_{\mathrm{ON}}$ | $250 \Omega$ | $250 \Omega$ | $250 \Omega$ |
| $3 \mathrm{~V} \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | 180ns/100ns | 180ns/100ns | 180ns/100ns |
| Packages | 16 Ld SOIC | 16 Ld SOIC | 16 Ld SOIC |
|  | 16 Ld QSOP | 16 Ld QSOP | 16 Ld QSOP |
|  | 16 Ld TSSOP | 16 Ld TSSOP | 16 Ld TSSOP |

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"


## Features

- Drop-in Replacements for MAX4051/MAX4051A, MAX4052/MAX4052A and MAX4053/MAX4053A
- Pin Compatible with MAX4581, MAX4582, MAX4583 and with Industry Standard 74HC4051, 74HC4052 and 74HC4053

- ON-Resistance ( $r_{\mathrm{ON}}$ ) Max, $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V} \ldots$. . . . . . . . . . . . . . $225 \Omega$
- ron Matching Between Channels ........................... $<6 \Omega$
- Low Charge Injection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2pC
- Single Supply Operation. . . . . . . . . . . . . . . . . . . . . . . . +2V to +12V
- Dual Supply Operation . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 2 \mathrm{~V}$ to $\pm 6$
- Fast Switching Action $\left(\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\right)$
- $t_{0 N}$..................................................... 90 . 9 ns
- toff ..................................................... 60ns
- Guaranteed Max Off-leakage @ $\mathrm{V}_{\mathbf{S}}= \pm 5 \mathrm{~V} \ldots . . . . . .$. . . 5nA
- Break-Before-Make
- TTL, CMOS Compatible
- Pb-Free Available (RoHS Compliant)


## Applications

- Portable Equipment
- Communications Systems
- Radios
- Telecom Infrastructure
- ADSL, VDSL Modems
- Test Equipment
- Medical Ultrasound
- Magnetic Resonance Image
- CT and PET Scanners (MRI)
- ATE
- Electrocardiograph
- Audio and Video Signal Routing
- Various Circuits
- +3V/+5V DACs and ADCs
- Sample and Hold Circuits
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing
- Integrator Reset Circuits


## Pin Configurations

ISL84051
(16 LD SOIC, QSOP, TSSOP) TOP VIEW


ISL84052
(16 LD SOIC, QSOP, TSSOP) TOP VIEW


ISL84053
(16 LD SOIC, QSOP, TSSOP) TOP VIEW


NOTE:

1. Switches Shown for Logic "0" Inputs.

## Pin Description

| PIN NAME | PIN NUMBER |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
|  | ISL84051 | ISL84052 | ISL84053 |  |
| V+ | 16 | 16 | 16 | Positive Power Supply Input |
| V- | 7 | 7 | 7 | Negative Power Supply Input. Connect to GND for Single Supply Configurations. |
| GND | 8 | 8 | 8 | Ground Connection |
| INH | 6 | 6 | 6 | Digital Control Input. Connect to GND for Normal Operation. Connect to V+ to turn all switches off. |
| COM | 3 | - | - | Analog Switch Common Pin |
| COMA | - | 13 | 4 |  |
| COMB | - | 3 | 15 |  |
| COMC | - | - | 14 |  |
| NO1, N03, <br> NO7, NO5, <br> NO6, NO4, NO2 | $\begin{gathered} 1,2, \\ 4,5, \\ 12,14,15 \end{gathered}$ | - | - | Analog Switch Normally Open Pin |

## Pin Description (Continued)

| PIN NAME | PIN NUMBER |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
|  | ISL84051 | ISL84052 | ISL84053 |  |
|  | - | 1,2, | - | Analog Switch Normally Open Pin |
| NO3B, NO2B, |  | 4,5, |  |  |
| NO3A, NOOA, |  | 11,12, |  |  |
| NO2A, NO1A |  | 14,15 |  |  |
| NOB, NOA, NOC | - | - | $1,3,13$ |  |
| NCB, NCA, NCC | - | - | $2,5,12$ | Analog Switch Normally Closed Pin |
| ADDA, ADDB, | 9,10 | 9,10 | 9,10 | Address Input Pin |
| ADDC | 11 | - | 11 |  |

## Ordering Information

| PART NUMBER | PART MARKING | TEMP. RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE (Pb-free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL84051IAZ | 84051 IAZ | -40 to +85 | 16 Ld QSOP | M16.15A |
| ISL84051IBZ | 84051IBZ | -40 to +85 | 16 Ld SOIC | M16.15 |
| ISL84051IVZ | 84051 IVZ | -40 to +85 | 16 Ld TSSOP | M16.173 |
| ISL84052IAZ | 84052 IAZ | -40 to +85 | 16 Ld QSOP | M16.15A |
| ISL84052IBZ | 84052IBZ | -40 to +85 | 16 Ld SOIC | M16.15 |
| ISL84052IVZ | 84052 IVZ | -40 to +85 | 16 Ld TSSOP | M16.173 |
| ISL84053IAZ | 84053 IAZ | -40 to +85 | 16 Ld QSOP | M16.15A |
| ISL84053IBZ | 84053IBZ | -40 to +85 | 16 Ld SOIC | M16.15 |
| ISL84053IVZ | 84053 IVZ | -40 to +85 | 16 Ld TSSOP | M16.173 |

NOTES:
2. Add " $-T *$ " suffix for tape and reel. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL84051, ISL84052, ISL84053. For more information on MSL please see techbrief TB363.

## Truth Tables

ISL84051

| INH | ADDC | ADDB | ADDA | SWITCH <br> ON |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | None |
| 0 | 0 | 0 | 0 | NO0 |
| 0 | 0 | 0 | 1 | N01 |
| 0 | 0 | 1 | 0 | N02 |
| 0 | 0 | 1 | 1 | N03 |
| 0 | 1 | 0 | 0 | N04 |
| 0 | 1 | 0 | 1 | N05 |
| 0 | 1 | 1 | 0 | N06 |
| 0 | 1 | 1 | 1 | N07 |


| ISL84052 |  |  |  |
| :---: | :---: | :---: | :---: |
| INH | ADDB | ADDA | SWITCH ON |
| 1 | X | X | None |
| 0 | 0 | 0 | NO0 |
| 0 | 0 | 1 | N01 |
| 0 | 1 | 0 | NO2 |
| 0 | 1 | 1 | NO3 |

ISL84053

| INH | $\mathrm{ADD}_{\mathrm{C}}$ | $\mathrm{ADD}_{\mathrm{B}}$ | $\mathrm{ADD}_{\mathrm{A}}$ | SWITCH ON |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | None |
| 0 | X | X | 0 | $\mathrm{NC}_{\mathrm{A}}$ |
| 0 | X | X | 1 | $\mathrm{NO}_{\mathrm{A}}$ |
| 0 | X | 0 | X | $N C_{B}$ |
| 0 | X | 1 | X | $\mathrm{NO}_{\mathrm{B}}$ |
| 0 | 0 | X | X | $\mathrm{NC}_{C}$ |
| 0 | 1 | X | X | $\mathrm{NO}_{\mathrm{C}}$ |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$, with V+ between 2.7 V and 10V. X = Don't Care.

Absolute Maximum Ratings

| V+ to V- | -0.3V to 15V |
| :---: | :---: |
| $\mathrm{V}+$ to GND | -0.3V to 15V |
| V - to GND | -15 V to 0.3 V |
| Input Voltages |  |
| INH, NO, NC, ADD (Note 5). | $((\mathrm{V}+)+0.3 \mathrm{~V})$ |
| Output Voltages |  |
| COM (Note 5). | $((\mathrm{V}+)+0.3 \mathrm{~V})$ |
| Continuous Current (Any Terminal) | $\pm 30 \mathrm{~mA}$ |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 100 \mathrm{~mA}$ |
| ESD Rating |  |
|  |  |

## Thermal Information

| Thermal Resistance (Typical, Notes 6, 7) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right.$ ) |
| :---: | :---: | :---: |
| 16 Ld SOIC Package | 75 | 39 |
| 16 Ld QSOP Package. . | 95 | 56 |
| 16 Ld TSSOP Package | 110 | 33 |

Maximum Junction Temperature (Plastic Package) $\ldots \ldots . . . . .+150^{\circ} \mathrm{C}$
Maximum Storage Temperature Range .................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

## Operating Conditions

Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
5. Signals on NC, NO, COM, ADD, or INH exceeding V+ or V- are clamped by internal diodes. Limit forward diode current to maximum current ratings.
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. For $\theta_{\mathrm{Jc}}$, the "case temp" location is taken at the package top center.

Electrical Specifications 5V Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 9, 10) | TYP | MAX <br> (Notes 9, 10) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | V- | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}$ <br> (see Figure 5) | +25 | - | 60 | 100 | $\Omega$ |
|  |  | Full | - | - | 125 | $\Omega$ |
| $r_{\text {ON }}$ Matching Between Channels, ${ }^{\Delta} \mathbf{r}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}($ Note 11$)$ | +25 | - | - | 6 | $\Omega$ |
|  |  | Full | - | - | 12 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ ) | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{OV}$ (Note 12) | +25 | - | - | 10 | $\Omega$ |
|  |  | Full | - | - | 15 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84051) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84052, ISL84053) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, $\mathrm{I}_{\text {COM(ON) }}$, (ISL84051) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, I ${ }_{\text {COM(ON) }}$, (ISL84052, ISL84053) | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V}$ ( ( tete 12$)$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}, \mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, ${ }^{\text {INH}}$, $\mathrm{I}_{\text {INL }}, \mathrm{I}_{\text {ADDH }}, \mathrm{I}_{\text {ADDL }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | 0.03 | 1 | $\mu \mathrm{A}$ |

Electrical Specifications 5V Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS |  | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 9, 10) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 9, 10) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure 1) } \end{aligned}$ |  | +25 | - | 50 | - | ns |
|  |  |  | Full | - | 60 | - | ns |
| Inhibit Turn-OFF Time, ${ }_{\text {OFF }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure } 1 \text { ) } \end{aligned}$ |  | +25 | - | 40 | - | ns |
|  |  |  | Full | - | 50 | - | ns |
| Address Transition Time, ${ }_{\text {tRANS }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure } 1 \text { ) } \end{aligned}$ |  | +25 | - | 75 | - | ns |
| Break-Before-Make Time, tBBM | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 3 V (see Figure 3) |  | +25 | - | 10 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) |  | +25 | - | 2 | - | pC |
| NO/NC OFF-Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (see Figure 7) |  | +25 | - | 3 | - | pF |
| COM OFF-Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, V_{\mathrm{NO}} \text { or } V_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \text { (see }$ Figure 7) | ISL84051 | +25 | - | 21 | - | pF |
|  |  | ISL84052 | +25 | - | 12 | - | pF |
|  |  | ISL84053 | +25 | - | 9 | - | pF |
| COM ON-Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, V_{\mathrm{NO}} \text { or } V_{\mathrm{NC}}=V_{\mathrm{COM}}=0 \mathrm{~V} \text { (see }$ Figure 7) | ISL84051 | +25 | - | 26 | - | pF |
|  |  | ISL84052 | +25 | - | 18 | - | pF |
|  |  | ISL84053 | +25 | - | 14 | - | pF |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (see Figures } 4 \text { and } 6 \text { ) } \end{aligned}$ |  | +25 | - | <90 | - | dB |
| Crosstalk, (Note 9) (ISL84052, ISL84053 Only) |  |  | +25 | - | <-90 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |
| Power Supply Range |  |  | Full | $\pm 2$ | - | $\pm 6$ | V |
| Positive Supply Current, I+ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or V+, Switch On or Off |  | +25 | -1 | 0.1 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Full | -10 | - | 10 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  |  | 25 | -1 | 0.1 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Full | -10 | - | 10 | $\mu \mathrm{A}$ |

Electrical Specifications 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 9, 10) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 9, 10) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$ (see Figure 5) | +25 | - | 125 | 225 | $\Omega$ |
|  |  | Full | - | - | 280 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{l}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 0 \mathrm{~V}(\text { Note }$ 12) | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84051) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 0 \mathrm{~V}(\text { Note }$ 12) | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84052, ISL84053) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 0 \mathrm{~V}(\text { Note }$12) | +25 | - | 0.002 | - | nA |
|  |  | Full | -5 | - | 5 | nA |

Electrical Specifications 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$
(Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 9, 10) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 9, 10) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| COM ON Leakage Current, $\mathrm{I}_{\text {COM }}(\mathrm{ON})$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}($ Note 12) | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}, \mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, $\mathrm{I}_{\text {INH }}, \mathrm{I}_{\text {INL }}, \mathrm{I}_{\text {ADDH }}, \mathrm{I}_{\text {ADDL }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | 0.03 | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, $\mathrm{t}_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \text { to } 3 \mathrm{~V} \text { (see Figure 1) } \end{aligned}$ | +25 | - | 90 | - | ns |
|  |  | Full | - | 100 | - | ns |
| Inhibit Turn-OFF Time, ${ }^{\text {tofF }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure 1) } \end{aligned}$ | +25 | - | 60 | - | ns |
|  |  | Full | - | 70 | - | ns |
| Break-Before-Make Time, t $_{\text {BBM }}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure 3) } \end{aligned}$ | +25 | - | 30 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | +25 | - | 2 | - | pC |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}_{\mathrm{RMS}} \\ & \text { (see Figures } 4 \text { and } 6 \text { ) } \end{aligned}$ | +25 | - | <90 | - | dB |
| Crosstalk, (Note 9) (ISL84052, ISL840533 Only) |  | +25 | - | <-90 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{~V}_{\mathrm{ADD}}=0 \mathrm{~V} \text { or } \mathrm{V}+\text {, Switch On }$ or Off | +25 | -1 | - | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -10 | - | 10 | $\mu \mathrm{A}$ |

Electrical Specifications 3.3V Supply Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 9, 10) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 9, 10) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ | +25 | - | 250 | - | $\Omega$ |
|  |  | Full | - | 270 | - | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{VV}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 0 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84051) | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{VV}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 0 \mathrm{~V} \\ & (\text { Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| COM OFF Leakage Current, ICOM(OFF), (ISL84052, ISL84053) | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 0 \mathrm{~V} \\ & \text { (Note 12) } \end{aligned}$ | +25 | - | 0.002 | - | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$ (Note 12) | +25 | - | 0.002 | - | nA |
|  |  | Full | -10 | - | 10 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$, $\mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |

Electrical Specifications 3.3V Supply Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 8), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 9, 10) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 9, 10) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}, \mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, $\mathrm{I}^{\text {INH}}$, $\mathrm{I}_{\text {INL }}, \mathrm{I}_{\text {ADDH, }}$, $\mathrm{I}_{\text {ADDL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | 0.03 | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, $\mathrm{t}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}+=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure } 1 \text { ) } \end{aligned}$ | +25 | - | 180 | - | ns |
|  |  | Full | - | 280 | - | ns |
| Inhibit Turn-OFF Time, $\mathrm{t}_{\text {OFF }}$ | $\begin{aligned} & \mathrm{V}+=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure } 1 \text { ) } \end{aligned}$ | +25 | - | 100 | - | ns |
|  |  | Full | - | 200 | - | ns |
| Break-Before-Make Time, $\mathrm{t}_{\text {BBM }}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } 3 \mathrm{~V} \text { (see Figure } 3 \text { ) } \end{aligned}$ | +25 | - | 90 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | +25 | - | 1 | - | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$ | +25 | - | <90 | - | dB |
| Crosstalk, (Note 9) (ISL84052, ISL84053 Only) |  | +25 | - | <-90 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{~V}_{\mathrm{ADD}}=0 \mathrm{~V} \text { or } \mathrm{V}+$ Switch On or Off | +25 | -1 | - | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -10 | - | 10 | $\mu \mathrm{A}$ |

## NOTES:

8. $\mathrm{V}_{\mathrm{IN}}=$ Input voltage to perform proper function.
9. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
10. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
11. $\Delta r_{\mathrm{ON}}=r_{\mathrm{ON}}(\mathrm{MAX})-\mathrm{r}_{\mathrm{ON}}(\mathrm{MIN})$.
12. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
13. Between any two switches.

## Test Circuits and Waveforms




Logic input waveform is inverted for switches that have the opposite logic sense.

FIGURE 1A. INHIBIT ton $_{\text {/ }}$ toff MEASUREMENT POINTS
FIGURE 1B. INHIBIT $\mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ TEST CIRCUIT
FIGURE 1. SWITCHING TIMES

Test Circuits and Waveforms (Continued)


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
v_{\text {OUT }}=v_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+r_{\text {ON }}}
$$

FIGURE 1D. ADDRESS $t_{\text {tRANS }}$ TEST CIRCUIT

FIGURE 1C. ADDRESS t trans MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES (Continued)

Test Circuits and Waveforms
(Continued)

$Q=D V_{\text {OUT }} \times C_{L}$


Repeat test for other switches.
FIGURE 2B. Q TEST CIRCUIT

FIGURE 2. CHARGE INJECTION


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 3A. $\mathbf{t}_{\text {BBM }}$ MEASUREMENT POINTS
FIGURE 3B. t BBM TEST CIRCUIT
FIGURE 3. BREAK-BEFORE-MAKE TIME

## Test Circuits and Waveforms

(Continued)


FIGURE 4. OFF ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL84051, ISL84052, ISL84053 analog switches offer precise switching capability from a bipolar $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ or a single 2 V to 12 V supply with low on-resistance (60)) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=50 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=40 \mathrm{~ns}$ ). The devices are especially well suited to portable battery powered equipment thanks to the low operating supply voltage ( 2 V ), low power consumption ( $3 \mu \mathrm{~W}$ ), low leakage currents ( 5 nA max). High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection.

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents


FIGURE 5. ron TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT
which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to V- (see Figure 8). To prevent forward biasing these diodes, $\mathrm{V}+$ and V - must be applied before any input signals, and input signal voltages must remain between V+ and V-. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.
Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.

This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low ron switch, so two small signal diodes can be
added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to 1 V above V -. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 8. INPUT OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL8405x construction is typical of most CMOS analog switches, in that they have three supply pins: $\mathrm{V}+, \mathrm{V}$-, and GND. V+ and V-drive the internal CMOS switches and set their analog voltage limits, so there are no connections between the analog signal path and GND. Unlike switches with a 13 V maximum supply voltage, the ISL8405x 15 V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies ( $\pm 6 \mathrm{~V}$ or 12 V single supply), as well as room for overshoot and noise spikes.

This family of switches performs equally well when operated with bipolar or single voltage supplies. The minimum recommended supply voltage is 2 V or $\pm 2 \mathrm{~V}$. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specification" tables beginning on page 5 and "Typical Performance Curves" beginning on page 14 for details.

V+ and GND power the internal logic (thus setting the digital switching point) and level shifters. The level shifters convert the logic levels to switched V+ and V- signals to drive the analog switch gate terminals.

## Logic-Level Thresholds

V+ and GND power the internal logic stages, so V- has no affect on logic thresholds. This switch family is TTL compatible ( 0.8 V and 2.4 V ) over a $\mathrm{V}+$ supply range of 2.7 V to 10 V . At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 3.5 V . This is still below the CMOS guaranteed high output minimum level of 4 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family that provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 4 V .
The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 100 MHz (see Figure 17). Figure 17 also illustrates that the frequency response is very consistent over varying analog signal levels.
An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off isolation is the resistance to this feed through, while crosstalk indicates the amount of feed through from one switch to another. Figure 18 details the high off isolation and crosstalk rejection provided by this family. At 10 MHz , off isolation is about 55 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease off isolation and crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $\mathrm{V}+$ and V -. One of these diodes conducts if any analog signal exceeds $\mathrm{V}+$ or V -.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or V -. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or V- and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and V- pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Spectifed


FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE


FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 13. INHIBIT TURN-ON TIME vs SUPPLY VOLTAGE


FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 14. INHIBIT TURN-OFF TIME vs SUPPLY VOLTAGE

Typlcal perforinance Curves $\mathrm{t}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. ADDRESS TRANS TIME vs SINGLE SUPPLY VOLTAGE


FIGURE 17. FREQUENCY RESPONSE


FIGURE 16. ADDRESS TRANS TIME vs DUAL SUPPLY VOLTAGE


FIGURE 18. CROSSTALK AND OFF ISOLATION

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

V-

## TRANSISTOR COUNT:

ISL84051: 193
ISL84052: 193
ISL84053: 193
PROCESS:
Si Gate CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE | REVISION |  |
| :---: | :--- | :--- |
| $05 / 02 / 11$ | FN6047.10 | -Converted to new datasheet template. |
|  |  | -Updated Intersil Trademark statement at bottom of page 1 per directive from Legal. |
|  |  | -Added TSSOP Package option to ISL84053 in Pin Configuration and ordering information. <br>  |
|  | -Updated ordering information by removing withdrawn and obsolete non pb-free parts: ISL84051IA, <br> ISL84051IA-T, ISL84051IB, ISL84051IB-T, ISL84052IA, ISL84051IB, ISL84053IA-T <br> Updated notes in ordering information |  |
|  |  | -Updated "Parameters..." note in Electrical Specifications tables to new "Compliance..." note according to <br> standards |
| -M16.173 - Converted to new POD format by moving dimensions from table onto drawing and adding land |  |  |
| pattern. No dimension changes. |  |  |
|  | -Added Revision History and Products Information. |  |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL84051, ISL84052, ISL84053
To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff FITs are available from our website at: http://rel.intersil.com/reports/search.php

## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed $0.15 \mathrm{~mm}(0.006$ inch) per side.
4. Dimension " $E$ " does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch ) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |
| D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |
| e | 0.050 BSC |  | 1.27 |  | BSC |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 16 |  |  | 16 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |

Rev. 1 6/05

## Package Outline Drawing

## M16.173

16 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP)
Rev 2, 5/10




SIDE VIEW


NOTES:

1. Dimension does not include mold flash, protrusions or gate burrs.

Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
3. Dimensions are measured at datum plane $H$.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.08 mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm .
6. Dimension in () are for reference only.
7. Conforms to JEDEC MO-153.

## Shrink Small Outline Plastic Packages (SSOP) Quarter Size Outline Plastic Packages (QSOP)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension " $E$ " does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed $0.25 \mathrm{~mm}(0.010$ inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension " B " does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm ( 0.004 inch) total in excess of " B " dimension at maximum material condition.
10. Controlling dimension: INCHES. Converted millimeter dimensions are not necessarily exact.

M16.15A
16 LEAD SHRINK SMALL OUTLINE PLASTIC PACKAGE (0.150" WIDE BODY)

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :--- | :--- | :--- | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.061 | 0.068 | 1.55 | 1.73 | - |
| A1 | 0.004 | 0.0098 | 0.102 | 0.249 | - |
| A2 | 0.055 | 0.061 | 1.40 | 1.55 | - |
| B | 0.008 | 0.012 | 0.20 | 0.31 | 9 |
| C | 0.0075 | 0.0098 | 0.191 | 0.249 | - |
| D | 0.189 | 0.196 | 4.80 | 4.98 | 3 |
| E | 0.150 | 0.157 | 3.81 | 3.99 | 4 |
| e | 0.025 |  | BSC | 0.635 |  |
| BSC | - |  |  |  |  |
| H | 0.230 | 0.244 | 5.84 | 6.20 | - |
| h | 0.010 | 0.016 | 0.25 | 0.41 | 5 |
| L | 0.016 | 0.035 | 0.41 | 0.89 | 6 |
| N | 16 |  | 16 |  | 7 |
| a | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |

Rev. 2 6/04

## © Copyright Intersil Americas LLC 2003-2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

