

October 1992 Revised February 2005

### **74VHC74**

## **Dual D-Type Flip-Flop with Preset and Clear**

#### **General Description**

The VHC74 is an advanced high speed CMOS Dual D-Type Flip-Flop fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The signal level applied to the D input is transferred to the Q output during the positive going transition of the CK pulse. CLR and PR are independent of the CK and are accomplished by setting the appropriate input

An input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages.

#### **Features**

- High Speed:  $f_{MAX} = 170 \text{ MHz}$  (typ) at  $T_A = 25^{\circ}\text{C}$
- High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (min)
- Power down protection is provided on all inputs
- Low power dissipation:  $I_{CC} = 2 \mu A \text{ (max)}$  at  $T_A = 25 \text{ °C}$
- Pin and function compatible with 74HC74

#### **Ordering Code:**

| Order Number               | Package<br>Number | Package Description                                                                  |
|----------------------------|-------------------|--------------------------------------------------------------------------------------|
| 74VHC74M                   | M14A              | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow         |
| 74VHC74MX_NL               | M14A              | Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74VHC74SJ                  | M14D              | Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| 74VHC74MTC                 | MTC14             | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide          |
| 74VHC74MTCX_NL<br>(Note 1) | MTC14             | Pb-Free 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| 74VHC74N                   | N14A              | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide               |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

Pb-Free package per JEDED J-STD-020B.

Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.

## Logic Symbol



## **Connection Diagram**



## **Pin Descriptions**

| Pin Names                                  | Description          |
|--------------------------------------------|----------------------|
| D <sub>1</sub> , D <sub>2</sub>            | Data Inputs          |
| CK <sub>1</sub> , CK <sub>2</sub>          | Clock Pulse Inputs   |
| CLR <sub>1</sub> , CLR <sub>2</sub>        | Direct Clear Inputs  |
| $\overline{PR}_1$ , $\overline{PR}_2$      | Direct Preset Inputs |
| $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$ | Output               |

## **Truth Table**

|     | Inp | uts |    | Out        | Function   |           |
|-----|-----|-----|----|------------|------------|-----------|
| CLR | PR  | D   | СК | Q          | Q          |           |
| L   | Н   | Х   | Х  | L          | Н          | Clear     |
| Н   | L   | Χ   | Χ  | Н          | L          | Preset    |
| L   | L   | Χ   | Χ  | H (Note 2) | H (Note 2) |           |
| Н   | Н   | L   | ~  | L          | Н          |           |
| Н   | Н   | Н   | ~  | Н          | L          |           |
| Н   | Н   | Х   | ~  | $Q_n$      | $Q_n$      | No Change |

Note 2: This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (HIGH) state.

#### **Absolute Maximum Ratings**(Note 3)

 $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +7.0V \\ DC Input Voltage (V_{IN}) & -0.5V to +7.0V \\ DC Output Voltage (V_{OUT}) & -0.5V to V_{CC} + 0.5V \\ Input Diode Current (I_{IK}) & -20 \ mA \\ \end{tabular}$ 

 $\begin{array}{lll} \text{Output Diode Current (I_{OK})} & \pm 20 \text{ mA} \\ \text{DC Output Current (I_{OUT})} & \pm 25 \text{ mA} \\ \text{DC V}_{CC}/\text{GND Current (I}_{CC}) & \pm 50 \text{ mA} \\ \text{Storage Temperature (T}_{STG}) & -65^{\circ}\text{C to} +150^{\circ}\text{C} \end{array}$ 

Storage Temperature (T<sub>STG</sub>)
Lead Temperature (T<sub>L</sub>)

Soldering (10 seconds)

# Recommended Operating Conditions (Note 4)

Input Rise and Fall Time  $(t_r, t_f)$ 

 $V_{CC} = 3.3V \pm 0.3V$   $0 \sim 100 \text{ ns/V}$   $V_{CC} = 5.0V \pm 0.5V$   $0 \sim 20 \text{ ns/V}$ 

Note 3: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading varables. Fairchild does not recommend operation outside databook specifications.

Note 4: Unused inputs must be held HIGH or LOW. They may not float.

#### **DC Electrical Characteristics**

| Symbol          | Parameter                | V <sub>CC</sub> | T <sub>A</sub> = 25°C |     |               | T <sub>A</sub> = -40°C to +85°C |                   | Units  | Conditions         |                          |
|-----------------|--------------------------|-----------------|-----------------------|-----|---------------|---------------------------------|-------------------|--------|--------------------|--------------------------|
|                 |                          | (V)             | Min                   | Тур | Max           | Min                             | Max               | Offics | Conditions         |                          |
| V <sub>IH</sub> | HIGH Level Input         | 2.0             | 1.50                  |     |               | 1.50                            |                   | V      |                    |                          |
|                 | Voltage                  | 3.0 - 5.5       | 0.7 V <sub>CC</sub>   |     |               | 0.7 V <sub>CC</sub>             |                   | V      |                    |                          |
| V <sub>IL</sub> | LOW Level Input          | 2.0             |                       |     | 0.50          |                                 | 0.50              | V      |                    |                          |
|                 | Voltage                  | 3.0 - 5.5       |                       |     | $0.3  V_{CC}$ |                                 | $0.3  V_{\rm CC}$ | V      |                    |                          |
| V <sub>OH</sub> | HIGH Level Output        | 2.0             | 1.9                   | 2.0 |               | 1.9                             |                   |        | $V_{IN} = V_{IH}$  | $I_{OH} = -50 \mu A$     |
|                 | Voltage                  | 3.0             | 2.9                   | 3.0 |               | 2.9                             |                   | V      | or V <sub>IL</sub> |                          |
|                 |                          | 4.5             | 4.4                   | 4.5 |               | 4.4                             |                   |        |                    |                          |
|                 |                          | 3.0             | 2.58                  |     |               | 2.48                            |                   | V      | ĺ                  | I <sub>OH</sub> = -4 mA  |
|                 |                          | 4.5             | 3.94                  |     |               | 3.80                            |                   | V      |                    | $I_{OH} = -8 \text{ mA}$ |
| V <sub>OL</sub> | LOW Level Output         | 2.0             |                       | 0.0 | 0.1           |                                 | 0.1               |        | $V_{IN} = V_{IH}$  | $I_{OL} = 50 \mu A$      |
|                 | Voltage                  | 3.0             |                       | 0.0 | 0.1           |                                 | 0.1               | V      | or V <sub>IL</sub> |                          |
|                 |                          | 4.5             |                       | 0.0 | 0.1           |                                 | 0.1               |        |                    |                          |
|                 |                          | 3.0             |                       |     | 0.36          |                                 | 0.44              | V      | ĺ                  | I <sub>OL</sub> = 4 mA   |
|                 |                          | 4.5             |                       |     | 0.36          |                                 | 0.44              | V      |                    | $I_{OL} = 8 \text{ mA}$  |
| I <sub>IN</sub> | Input Leakage Current    | 0 – 5.5         |                       |     | ±0.1          |                                 | ±1.0              | μА     | $V_{IN} = 5.5V$    | or GND                   |
| I <sub>CC</sub> | Quiescent Supply Current | 5.5             |                       |     | 2.0           |                                 | 20.0              | μА     | $V_{IN} = V_{CC}$  | or GND                   |

260°C

## **AC Electrical Characteristics**

| Symbol           | Parameter                                           | V <sub>CC</sub> | T <sub>A</sub> = 25°C |      |      | T <sub>A</sub> = -40° | C to +85°C | Units  | Conditions             |
|------------------|-----------------------------------------------------|-----------------|-----------------------|------|------|-----------------------|------------|--------|------------------------|
|                  |                                                     | (V)             | Min                   | Тур  | Max  | Min                   | Max        | Oille  | Conditions             |
| f <sub>MAX</sub> | Maximum Clock                                       | $3.3 \pm 0.3$   | 80                    | 125  |      | 70                    |            | MHz    | C <sub>L</sub> = 15 pF |
|                  | Frequency                                           |                 | 50                    | 75   |      | 45                    |            | IVITIZ | C <sub>L</sub> = 50 pF |
|                  |                                                     | $5.0 \pm 0.5$   | 130                   | 170  |      | 110                   |            | MHz    | C <sub>L</sub> = 15 pF |
|                  |                                                     |                 | 90                    | 115  |      | 75                    |            | IVITIZ | C <sub>L</sub> = 50 pF |
| t <sub>PLH</sub> | Propagation Delay                                   | $3.3 \pm 0.3$   |                       | 6.7  | 11.9 | 1.0                   | 14.0       | ns     | C <sub>L</sub> = 15 pF |
| t <sub>PHL</sub> | Time (CK-Q, $\overline{Q}$ )                        |                 |                       | 9.2  | 15.4 | 1.0                   | 17.5       | 113    | C <sub>L</sub> = 50 pF |
|                  |                                                     | $5.0 \pm 0.5$   |                       | 4.6  | 7.3  | 1.0                   | 8.5        | ns     | C <sub>L</sub> = 15 pF |
|                  |                                                     |                 |                       | 6.1  | 9.3  | 1.0                   | 10.5       | 115    | C <sub>L</sub> = 50 pF |
| t <sub>PLH</sub> | Propagation Delay Time                              | $3.3 \pm 0.3$   |                       | 7.6  | 12.3 | 1.0                   | 14.5       | ns     | C <sub>L</sub> = 15 pF |
| $t_{PHL}$        | $(\overline{CLR}, \overline{PR} - Q, \overline{Q})$ |                 |                       | 10.1 | 15.8 | 1.0                   | 18.0       | 115    | C <sub>L</sub> = 50 pF |
|                  |                                                     | $5.0 \pm 0.5$   |                       | 4.8  | 7.7  | 1.0                   | 9.0        | ns     | C <sub>L</sub> = 15 pF |
|                  |                                                     |                 |                       | 6.3  | 9.7  | 1.0                   | 11.0       | 115    | C <sub>L</sub> = 50 pF |
| C <sub>IN</sub>  | Input Capacitance                                   |                 |                       | 4    | 10   |                       | 10         | pF     | V <sub>CC</sub> = Open |
| C <sub>PD</sub>  | Power Dissipation                                   |                 |                       | 25   |      |                       |            | pF     | (Note 5)               |
|                  | Capacitance                                         |                 |                       |      |      |                       |            |        |                        |

Note 5: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> \* V<sub>CC</sub> \* f<sub>IN</sub> + I<sub>CC</sub>/2 (per F/F).

## **AC Operating Requirements**

| Symbol             | _                               | V <sub>CC</sub> | T <sub>A</sub> = 25°C |        | T <sub>A</sub> = -40°C to +85°C |       |  |
|--------------------|---------------------------------|-----------------|-----------------------|--------|---------------------------------|-------|--|
|                    | Parameter                       | (V)<br>(Note 6) | Тур                   | Guarar | teed Minimum                    | Units |  |
| t <sub>W</sub> (L) | Minimum Pulse Width (CK)        | 3.3             |                       | 6.0    | 7.0                             | ns    |  |
| $t_W(H)$           |                                 | 5.0             |                       | 5.0    | 5.0                             | 115   |  |
| t <sub>W</sub> (L) | Minimum Pulse Width (CLR, PR)   | 3.3             |                       | 6.0    | 7.0                             |       |  |
|                    |                                 | 5.0             |                       | 5.0    | 5.0                             | ns    |  |
| t <sub>S</sub>     | Minimum Setup Time              | 3.3             |                       | 6.0    | 7.0                             | no    |  |
|                    |                                 | 5.0             |                       | 5.0    | 5.0                             | ns    |  |
| t <sub>H</sub>     | Minimum Hold Time               | 3.3             |                       | 0.5    | 0.5                             | ns    |  |
|                    |                                 | 5.0             |                       | 0.5    | 0.5                             | 115   |  |
| t <sub>REC</sub>   | Minimum Recovery Time (CLR, PR) | 3.3             |                       | 5.0    | 5.0                             |       |  |
|                    |                                 | 5.0             |                       | 3.0    | 3.0                             | ns    |  |

Note 6:  $V_{CC}$  is  $3.3 \pm 0.3 V$  or  $5.0 \pm 0.5 V$ 



14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A



## Physical Dimensions inches (millimeters) unless otherwise noted (Continued)









#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, REF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
  D. DIMENSIONING AND TOLERANCES PER ANSI Y14-5M, BY

MTC14revD



14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770 (18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 INDEX AREA 0.250 ± 0.010 (6.350 ± 0.254) PIN NO. 1 PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\frac{0.630 - 8.128}{(7.620 - 8.128)}$ 0.060 0.145 - 0.2004° TYP Optional (1.651) (3.683 - 5.080) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508) 0.125 - 0.150 $0.075 \pm 0.015$ $\overline{(3.175 - 3.810)}$ $(1.905 \pm 0.381)$ (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) (0.356 - 0.584) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)}$ TYP 0.325 <sup>+0.040</sup> -0.015

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

8.255 + 1.016

N144 (REV.F)

www.fairchildsemi.com