#### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT640**Octal bus transceiver; 3-state; inverting

Product specification
File under Integrated Circuits, IC06

March 1988





# Octal bus transceiver; 3-state; inverting

#### 74HC/HCT640

#### **FEATURES**

- Octal bidirectional bus interface
- Inverting 3-state outputs
- · Output capability: bus driver
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT640 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT640 are octal transceivers featuring inverting 3-state bus compatible outputs in both send and receive directions.

The "640" features an output enable  $(\overline{OE})$  input for easy cascading and a send/receive (DIR) for direction control.  $\overline{OE}$  controls the outputs so that the buses are effectively isolated. The "640" is similar to the "245" but has inverting outputs.

#### **QUICK REFERENCE DATA**

 $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ 

| SYMBOL                              | DADAMETED                                                                                              | CONDITIONS                                    | TYP | PICAL | LINUT |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|-------|-------|--|
| STWIBOL                             | PARAMETER                                                                                              | CONDITIONS                                    | нс  | нст   | UNIT  |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\begin{array}{c} \text{propagation delay} \\ A_n \text{ to } B_n; \\ B_n \text{ to } A_n \end{array}$ | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 9   | 9     | ns    |  |
| Cı                                  | input capacitance                                                                                      |                                               | 3.5 | 3.5   | pF    |  |
| C <sub>I/O</sub>                    | input/output capacitance                                                                               |                                               | 10  | 10    | pF    |  |
| C <sub>PD</sub>                     | power dissipation capacitance per transceiver                                                          | notes 1 and 2                                 | 35  | 35    | pF    |  |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$ 

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Octal bus transceiver; 3-state; inverting

## 74HC/HCT640

#### **PIN DESCRIPTION**

| PIN NO.                        | SYMBOL                           | NAME AND FUNCTION                |  |  |  |  |  |
|--------------------------------|----------------------------------|----------------------------------|--|--|--|--|--|
| 1                              | DIR                              | direction control                |  |  |  |  |  |
| 2, 3, 4, 5, 6, 7, 8, 9         | A <sub>0</sub> to A <sub>7</sub> | data inputs/outputs              |  |  |  |  |  |
| 10                             | GND                              | ground (0 V)                     |  |  |  |  |  |
| 18, 17, 16, 15, 14, 13, 12, 11 | B <sub>0</sub> to B <sub>7</sub> | data inputs/outputs              |  |  |  |  |  |
| 19                             | ŌĒ                               | output enable input (active LOW) |  |  |  |  |  |
| 20                             | V <sub>CC</sub>                  | positive supply voltage          |  |  |  |  |  |







#### **FUNCTION TABLE**

| inį | outs | inputs/outputs |                |  |  |  |  |
|-----|------|----------------|----------------|--|--|--|--|
| ŌĒ  | DIR  | An             | B <sub>n</sub> |  |  |  |  |
| L   | L    | A=B<br>inputs  | inputs         |  |  |  |  |
| L   | Н    | inputs         | B=A            |  |  |  |  |
| Н   | Х    | Z              | Z              |  |  |  |  |

#### Note

1. H = HIGH voltage level

L = LOW voltage level

X = don't care

Z = high impedance OFF-state



March 1988 3

# Octal bus transceiver; 3-state; inverting

74HC/HCT640

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver

I<sub>CC</sub> category: MSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                                                                  | T <sub>amb</sub> (°C) |                |                 |            |                 |             |                 |      | TEST CONDITIONS        |           |
|-------------------------------------|--------------------------------------------------------------------------------------------|-----------------------|----------------|-----------------|------------|-----------------|-------------|-----------------|------|------------------------|-----------|
| SYMBOL                              |                                                                                            | 74HC                  |                |                 |            |                 |             |                 |      |                        |           |
| STWIBOL                             |                                                                                            | +25                   |                |                 | -40 to +85 |                 | -40 to +125 |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                                                            | min.                  | typ.           | max.            | min.       | max.            | min.        | max.            |      | ( '                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay  A <sub>n</sub> to B <sub>n</sub> ;  B <sub>n</sub> to A <sub>n</sub>    |                       | 30<br>11<br>9  | 90<br>18<br>15  |            | 115<br>23<br>20 |             | 135<br>27<br>23 | ns   | 2.0<br>4.5<br>6.0      | Fig.5     |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}$ , DIR to $A_n$ ; $\overline{OE}$ , DIR to $B_n$ |                       | 44<br>16<br>13 | 150<br>30<br>26 |            | 190<br>38<br>33 |             | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> |                                                                                            |                       | 50<br>18<br>14 | 150<br>30<br>26 |            | 190<br>38<br>33 |             | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                     |                       | 14<br>5<br>4   | 60<br>12<br>10  |            | 75<br>15<br>13  |             | 90<br>18<br>15  | ns   | 2.0<br>4.5<br>6.0      | Fig.5     |

# Octal bus transceiver; 3-state; inverting

74HC/HCT640

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver

I<sub>CC</sub> category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |  |  |  |  |  |
|----------------|-----------------------|--|--|--|--|--|
| An             | 1.50                  |  |  |  |  |  |
| B <sub>n</sub> | 1.50                  |  |  |  |  |  |
| ŌĒ             | 1.50                  |  |  |  |  |  |
| DIR            | 0.90                  |  |  |  |  |  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 \text{ V; } t_r = t_f = 6 \text{ ns; } C_L = 50 \text{ pF}$ 

|                                     | PARAMETER                                                                                              | T <sub>amb</sub> (°C) |      |            |      |             |      |      | UNIT                   | TEST CONDITIONS |       |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|------------|------|-------------|------|------|------------------------|-----------------|-------|
| SYMBOL                              |                                                                                                        | 74HCT                 |      |            |      |             |      |      |                        |                 |       |
| STWIBOL                             |                                                                                                        | +25                   |      | -40 to +85 |      | -40 to +125 |      | ONIT | V <sub>CC</sub><br>(V) | WAVEFORMS       |       |
|                                     |                                                                                                        | min.                  | typ. | max.       | min. | max.        | min. | max. |                        | (',             |       |
| t <sub>PHL</sub> /t <sub>PLH</sub>  | $\begin{array}{c} \text{propagation delay} \\ A_n \text{ to } B_n; \\ B_n \text{ to } A_n \end{array}$ |                       | 11   | 22         |      | 28          |      | 33   | ns                     | 4.5             | Fig.5 |
| t <sub>PZH</sub> / t <sub>PZL</sub> |                                                                                                        |                       | 18   | 30         |      | 38          |      | 45   | ns                     | 4.5             | Fig.6 |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> |                                                                                                        |                       | 19   | 30         |      | 38          |      | 45   | ns                     | 4.5             | Fig.6 |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                                 |                       | 5    | 12         |      | 15          |      | 18   | ns                     | 4.5             | Fig.5 |

# Octal bus transceiver; 3-state; inverting

### 74HC/HCT640

#### **AC WAVEFORMS**





#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".