## INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC06 December 1990



## 74HC/HCT374

#### FEATURES

- 3-state non-inverting outputs for bus oriented applications
- 8-bit positive, edge-triggered register
- Common 3-state output enable input
- Independent register and 3-state buffer operation
- Output capability: bus driver
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT374 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

## QUICK REFERENCE DATA

 $GND = 0 \text{ V}; \text{ } T_{amb} = 25 \text{ }^{\circ}C; \text{ } t_r = t_f = 6 \text{ } ns$ 

The 74HC/HCT374 are octal D-type flip-flops featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. A clock (CP) and an output enable  $(\overline{OE})$  input are common to all flip-flops.

The 8 flip-flops will store the state of their individual D-inputs that meet the set-up and hold times requirements on the LOW-to-HIGH CP transition.

When  $\overline{OE}$  is LOW, the contents of the 8 flip-flops are available at the outputs. When  $\overline{OE}$  is HIGH, the outputs go to the high impedance OFF-state. Operation of the  $\overline{OE}$  input does not affect the state of the flip-flops.

The "374" is functionally identical to the "534", but has non-inverting outputs.

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                    | TYP |     |      |  |
|-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|-----|------|--|
| STWIDOL                             | PARAMETER                                   | CONDITIONS                                    | нс  | нст | UNIT |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to Q <sub>n</sub>      | $C_{L} = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 15  | 13  | ns   |  |
| f <sub>max</sub>                    | maximum clock frequency                     |                                               | 77  | 48  | MHz  |  |
| CI                                  | input capacitance                           |                                               | 3.5 | 3.5 | pF   |  |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                                 | 17  | 17  | pF   |  |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz

 $f_0$  = output frequency in MHz

 $\Sigma (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

 $C_{L}$  = output load capacitance in pF

 $V_{CC}$  = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

## **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## **PIN DESCRIPTION**

| PIN NO.                    | SYMBOL                           | NAME AND FUNCTION                         |
|----------------------------|----------------------------------|-------------------------------------------|
| 1                          | ŌĒ                               | 3-state output enable input (active LOW)  |
| 2, 5, 6, 9, 12, 15, 16, 19 | $Q_0$ to $Q_7$                   | 3-state flip-flop outputs                 |
| 3, 4, 7, 8, 13, 14, 17, 18 | D <sub>0</sub> to D <sub>7</sub> | data inputs                               |
| 10                         | GND                              | ground (0 V)                              |
| 11                         | СР                               | clock input (LOW-to-HIGH, edge-triggered) |
| 20                         | V <sub>CC</sub>                  | positive supply voltage                   |



## 74HC/HCT374

## 74HC/HCT374



## FUNCTION TABLE

| OPERATING                         |        | NPUT   | S              | INTERNAL   | OUTPUTS                          |  |  |
|-----------------------------------|--------|--------|----------------|------------|----------------------------------|--|--|
| MODES                             | ŌE     | СР     | D <sub>n</sub> | FLIP-FLOPS | Q <sub>0</sub> to Q <sub>7</sub> |  |  |
| load and read register            | L      | ↑<br>↑ | l<br>h         | L<br>H     | L<br>H                           |  |  |
| load register and disable outputs | H<br>H | ↑<br>↑ | l<br>h         | L<br>H     | Z<br>Z                           |  |  |

#### Notes

1. H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition

L = LOW voltage level

I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition

- Z = high impedance OFF-state
- $\uparrow$  = LOW-to-HIGH CP transition



## 74HC/HCT374

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver  $I_{CC}$  category: MSI

## AC CHARACTERISTICS FOR 74HC

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                                   | T <sub>amb</sub> (°C) |                |                 |                 |                 |                 |                 |      | TEST CONDITIONS        |           |
|-------------------------------------|-----------------------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|------------------------|-----------|
| SYMBOL                              | PARAMETER                                                                         | 74HC                  |                |                 |                 |                 |                 |                 |      |                        | WAVEFORMS |
|                                     |                                                                                   | +25                   |                |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                                                   | min.                  | typ.           | max.            | min.            | max.            | min.            | max.            |      |                        |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub>                                         |                       | 50<br>18<br>14 | 165<br>33<br>28 |                 | 205<br>41<br>35 |                 | 250<br>50<br>43 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PZH</sub> / t <sub>PZL</sub> | $\frac{3\text{-state output enable time}}{\overline{OE}} \text{ to } Q_n$         |                       | 41<br>15<br>12 | 150<br>30<br>26 |                 | 190<br>38<br>33 |                 | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | $\frac{3\text{-state output disable time}}{\overline{\text{OE}} \text{ to } Q_n}$ |                       | 50<br>18<br>14 | 150<br>30<br>26 |                 | 190<br>38<br>33 |                 | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                            |                       | 14<br>5<br>4   | 60<br>12<br>10  |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                  | 80<br>16<br>14        | 19<br>7<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP                                               | 60<br>12<br>10        | 14<br>5<br>4   |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP                                                 | 5<br>5<br>5           | -6<br>-2<br>-2 |                 | 5<br>5<br>5     |                 | 5<br>5<br>5     |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                  | 6.0<br>30<br>35       | 23<br>70<br>83 |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz  | 2.0<br>4.5<br>6.0      | Fig.6     |

## 74HC/HCT374

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver  $I_{CC}$  category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |
|----------------|-----------------------|
| ŌĒ             | 1.25                  |
| CP             | 0.90                  |
| D <sub>n</sub> | 0.35                  |

#### AC CHARACTERISTICS FOR 74HCT

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              |                                                                                                           | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS        |           |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|-----------|--|
|                                     | PARAMETER                                                                                                 | 74HCT                 |      |      |            |      |             |      |      |                        | WAVEFORMO |  |
|                                     |                                                                                                           | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |  |
|                                     |                                                                                                           | min.                  | typ. | max. | min.       | max. | min.        | max. |      | (•)                    |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub>                                                                 |                       | 16   | 32   |            | 40   |             | 48   | ns   | 4.5                    | Fig.6     |  |
| t <sub>PZH</sub> / t <sub>PZL</sub> | $\begin{array}{c} 3\text{-state output enable time} \\ \overline{\text{OE}} \text{ to } Q_n \end{array}$  |                       | 16   | 30   |            | 38   |             | 45   | ns   | 4.5                    | Fig.7     |  |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | $\begin{array}{c} \text{3-state output disable time} \\ \overline{\text{OE}} \text{ to } Q_n \end{array}$ |                       | 18   | 28   |            | 35   |             | 42   | ns   | 4.5                    | Fig.7     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                                    |                       | 5    | 12   |            | 15   |             | 18   | ns   | 4.5                    | Fig.6     |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                                          | 19                    | 11   |      | 24         |      | 29          |      | ns   | 4.5                    | Fig.6     |  |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP                                                                       | 12                    | 7    |      | 15         |      | 18          |      | ns   | 4.5                    | Fig.8     |  |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP                                                                         | 5                     | -3   |      | 5          |      | 5           |      | ns   | 4.5                    | Fig.8     |  |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                                          | 26                    | 44   |      | 21         |      | 17          |      | MHz  | 4.5                    | Fig.6     |  |

## 74HC/HCT374

## AC WAVEFORMS







## PACKAGE OUTLINES

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

## 74HC/HCT374