The Intersil ISL43640 is a precision, bidirectional, analog switch configured as a 4 channel multiplexer/demultiplexer. The ISL43640 is designed to operate from a single +2 V to +12 V supply. It is equipped with an inhibit pin to simultaneously open all signal paths.

ON resistance is $115 \Omega$ with a +5 V supply, $45 \Omega$ with a +12 V supply, and $190 \Omega$ with a +3 V supply. Each switch can handle rail to rail analog signals. The off-leakage current is only 1 nA at $25^{\circ} \mathrm{C}$ or 2.5 nA at $85^{\circ} \mathrm{C}$. All digital inputs have 0.8 V to 2.4 V logic thresholds ensuring TTL/CMOS logic compatibility when using a single +5 V supply. Some of the smallest packages are available, alleviating board space limitations, and making Intersil's newest line of low-voltage switches an ideal solution.

Table 1 summarizes the performance of this switch.
TABLE 1. FEATURES AT A GLANCE

| CONFIGURATION | $4: 1 \mathrm{MUX}$ |
| :--- | :---: |
| $12 \mathrm{~V} \mathrm{R}_{\mathrm{ON}}$ | $45 \Omega$ |
| $12 \mathrm{~V} \mathrm{t} \mathrm{t}_{\mathrm{ON}} / \mathrm{t}_{\mathrm{OFF}}$ | $25 \mathrm{~ns} / 24 \mathrm{~ns}$ |
| $4.5 \mathrm{~V} R_{\mathrm{ON}}$ | $115 \Omega$ |
| $4.5 \mathrm{~V} \mathrm{t}_{\mathrm{ON}} / \mathrm{t}_{\mathrm{OFF}}$ | $60 \mathrm{~ns} / 30 \mathrm{~ns}$ |
| $3 \mathrm{~V} R_{\mathrm{ON}}$ | $190 \Omega$ |
| $3 \mathrm{~V} \mathrm{t}_{\mathrm{ON}} / \mathrm{t}_{\mathrm{OFF}}$ | $120 \mathrm{~ns} / 45 \mathrm{~ns}$ |
| Packages | $10 \mathrm{Ld} \mathrm{MSOP}, 16 \mathrm{Ld}$ QFN 3x3 |

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"
- Application Note AN520 "CMOS Analog Multiplexers and Switches; Specifications and Application Considerations.
- Application Note AN1034 "Analog Switch and Multiplexer Applications"


## Features

- Fully Specified at 3V, 5V, and 12V Supplies for $10 \%$ Tolerances
- ON Resistance ( $\mathrm{R}_{\mathrm{ON}}$ ), $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$. . . . . . . . . . . . . . . . $100 \Omega$
- $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels. . . . . . . . . . . . . . . . . . $<2 \Omega$
- Low Charge Injection . . . . . . . . . . . . . . . . . . . . . . . 3pC (Max)
- Single Supply Operation. . . . . . . . . . . . . . . . . . . +2V to +12V
- Low Power Consumption ( $\mathrm{P}_{\mathrm{D}}$ ) . . . . . . . . . . . . . . . . . . . . $<3 \mu \mathrm{~W}$
- Low Off Leakage Current. . . . . . . . . . . . . . . . . . . . . . 2.5nA
- Fast Switching Action $\left(\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}\right)$

- torf . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 ns
- Guaranteed Break-Before-Make
- TTL, CMOS Compatible
- Available in 10 Ld MSOP and 16 Ld QFN Packages
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Applications

- Battery Powered, Handheld, and Portable Equipment
- Communications Systems
- Radios
- Telecom Infrastructure
- ADSL, VDSL Modems
- Test Equipment
- Medical Ultrasound
- Electrocardiograph
- Magnetic Resonance Image
- CT and PET Scanners (MRI)
- ATE
- Audio and Video Switching
- Various Circuits
- +3V/+5V DACs and ADCs
- Sample and Hold Circuits
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing
- Integrator Reset Circuits

Pinouts (Note 1)


NOTE:

1. Switches Shown for Logic "0" Inputs.

## Truth Table

| ISL43640 |  |  |  |
| :---: | :---: | :---: | :---: |
| INH | ADD2 | ADD1 | SWITCH ON |
| 1 | X | X | NONE |
| 0 | 0 | 0 | NO0 |
| 0 | 0 | 1 | NO1 |
| 0 | 1 | 0 | NO2 |
| 0 | 1 | 1 | NO3 |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$, with $\mathrm{V}_{\mathrm{S}}$ between 3.3 V and 11V.

## Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | System Power Supply Input (+2V to +12V) |
| GND | Ground Connection |
| INH | Digital Control Input. Connect to GND for Normal <br> Operation. Connect to V+ to turn all switches off. |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| ADD | Address Input Pin |
| N.C. | No Internal Connection |



## Ordering Information

| PART NO. | PART <br> MARKING | TEMP. <br> RANGE <br> ( ${ }^{\circ}$ C) | PACKAGE | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| ISL43640IU | 3640 | -40 to 85 | 10 Ld MSOP | M10.118 |
| ISL43640IU-T | 3640 | -40 to 85 | 10 Ld MSOP <br> Tape \& Reel | M10.118 |
| ISL43640IUZ <br> (Note) | $3640 Z$ | -40 to 85 | 10 Ld MSOP <br> Pb-free) | M10.118 |
| ISL43640IUZ-T <br> (Note) | $3640 Z$ | -40 to 85 | 10 Ld MSOP <br> Tape \& Reel <br> (Pb-free) | M10.118 |
| ISL43640IR | 640 I | -40 to 85 | 16 Ld QFN | L16.3X3 |
| ISL43640IR-T | 640 I | -40 to 85 | 16 Ld QFN <br> Tape \& Reel | L16.3X3 |
| ISL43640IRZ <br> (Note) | $640 Z$ | -40 to 85 | 16 Ld QFN <br> (Pb-free) | L16.3X3 |
| ISL43640IRZ-T <br> (Note) | $640 Z$ | -40 to 85 | 16 Ld QFN <br> Tape \& Reel <br> (Pb-free) | L16.3X3 |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.3 to15V |
| Input Voltages |  |
| INH, NO, NC, ADD (Note 2). | -0.3 to ((V+) + 0.3V) |
| Output Voltages |  |
| COM (Note 2). | -0.3 to ((V+) + 0.3V) |
| Continuous Current (Any Terminal) | 30 mA |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | 40 mA |

## Operating Conditions

Temperature Range
ISL43640IX $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 10 Ld MSOP Package (Note 3) | 190 |
| 16 Ld QFN Package (Note 4). | 62 |
| Maximum Junction Temperature (Plastic Package). | $150^{\circ} \mathrm{C}$ |
| Moisture Sensitivity (See Technical Brief TB363) All Packages | Level 1 |
| Maximum Storage Temperature Range | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) (MSOP - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES:
2. Signals on NC, NO, COM, ADD, or INH exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
4. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.

## Electrical Specifications +5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5 ), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | (NOTE 6) MIN | TYP | (NOTE 6) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, R ${ }_{\text {ON }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V} \text {, }$ <br> (See Figure 5) | 25 | - | 115 | 125 | $\Omega$ |
|  |  | Full | - | - | 150 | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$, (Note 8) | 25 | - | 1 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\text {FLAT(ON) }}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, 2.5 \mathrm{~V} \text {, } \\ & 3.5 \mathrm{~V} \text {, (Note } 9) \end{aligned}$ | 25 | - | 12 | 13 | $\Omega$ |
|  |  | Full | - | 13 | 18 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{\prime}$ NO(OFF) or ${ }^{\prime} \mathrm{NC}$ (OFF) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V} \text {, } \\ & (\text { Note } 7) \end{aligned}$ | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=4.5 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, } \\ & \text { (Note 7) } \end{aligned}$ | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\begin{aligned} & \mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, } \\ & \text { or Floating, (Note } 7 \text {, } \end{aligned}$ | 25 | -1 | - | 1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | 1.4 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 1.3 | 0.8 | V |
| Input Current, ${ }_{\text {I }}$ NH, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to 3, (See Figure 1) } \end{aligned}$ | 25 | - | 60 | 65 | ns |
|  |  | Full | - | - | 80 | ns |
| Inhibit Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}_{+}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 30 | 35 | ns |
|  |  | Full | - | - | 40 | ns |
| Address Transition Time, tTRANS | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 61 | 70 | ns |
|  |  | Full | - | - | 85 | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \\ & =0 \text { to } 3 \text {, (See Figure 3) } \end{aligned}$ | Full | 5 | 16 | - | ns |

## Electrical Specifications +5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5 ), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | (NOTE 6) <br> MIN | TYP | (NOTE 6) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 0.3 | 1 | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, (See Figure 4) | 25 | - | 75 | - | dB |
| NO or NC OFF Capacitance, C CoFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, C COM(OFF) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 11 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 20 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

NOTES:
5. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
6. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
7. Leakage parameter is $100 \%$ tested at high temp, and guaranteed by correlation at $25^{\circ} \mathrm{C}$.
8. $\Delta \mathrm{R}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{ON}}(\mathrm{MAX})-\mathrm{R}_{\mathrm{ON}}(\mathrm{MIN})$.
9. Flatness is defined as the difference between the maximum and minimum value of on-resistance over the specified analog signal range.

Electrical Specifications +3V Supply Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ (Note 5 ), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | (NOTE 6) MIN | TYP | (NOTE 6) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, $\mathrm{R}_{\text {ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$, (See Figure 5) | 25 | - | 190 | 220 | $\Omega$ |
|  |  | Full | - | - | 250 | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta R_{\text {ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$, (Note 8) | 25 | - | 1 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| RoN Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ ) | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0.5 \mathrm{~V}, 1.5 \mathrm{~V}$, (Note 9) | 25 | - | 48 | 90 | $\Omega$ |
|  |  | Full | - | - | 90 | $\Omega$ |
| NO or NC OFF Leakage Current, INO(OFF) or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V} \text {, }$ <br> (Note 7) | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V} \text {, }$(Note 7) | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V} \text {, or }$ floating, (Note 7) | 25 | -1 | - | 1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.0 | 1.0 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 0.8 | 0.5 | V |
| Input Current, ${ }_{\text {I }}$ NH, $\mathrm{l}_{\text {INL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 144 | 155 | ns |
|  |  | Full | - | - | 175 | ns |
| Inhibit Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 53 | 60 | ns |
|  |  | Full | - | - | 65 | ns |
| Address Transition Time, terans | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 145 | 160 | ns |
|  |  | Full | - | - | 190 | ns |
| Break-Before-Make Time Delay, ${ }_{\text {t }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V} \text {, }$ $\mathrm{V}_{\mathrm{IN}}=0 \text { to 3, (See Figure 3) }$ | Full | 15 | 35 | - | ns |

## Electrical Specifications +3 V Supply Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ (Note 5 ), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | (NOTE 6) MIN | TYP | (NOTE 6) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 0.5 | 1 | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, (See Figure 4) | 25 | - | 75 | - | dB |
| NO or NC OFF Capacitance, C CoFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, C COM(OFF) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 11 | - | pF |
| COM ON Capacitance, C ${ }_{\text {COM(ON }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 20 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

Electrical Specifications +12 V Supply Test Conditions: $\mathrm{V}+=+10.8 \mathrm{~V}$ to $+13.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5),
Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | (NOTE 6) MIN | TYP | (NOTE6) MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, R ${ }_{\text {ON }}$ | $\mathrm{V}+=12.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V},$ <br> (See Figure 5) | 25 | - | 45 | 50 | $\Omega$ |
|  |  | Full | - | - | 70 | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=12.0 \mathrm{~V}, \mathrm{I}_{\text {COM }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V}$, (Note 8) | 25 | - | 0.5 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ ) | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 6 \mathrm{~V}, 9 \mathrm{~V} \text {, }$ (Note 9) | 25 | - | 5 | 6 | $\Omega$ |
|  |  | Full | - | - | 10 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{\prime} \mathrm{NO}(\mathrm{OFF})$ or $\mathrm{I}_{\mathrm{NC}}(\mathrm{OFF})$ | $\begin{aligned} & \mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=12 \mathrm{~V}, 1 \mathrm{~V} \text {, } \\ & (\text { Note } 7) \end{aligned}$ | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\begin{aligned} & \mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=12 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V} \text {, } \\ & (\text { Note } 7) \end{aligned}$ | 25 | -1 | - | 1 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V} \text {, }$ or floating, (Note 7) | 25 | -1 | - | 1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.9 | 2.5 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 2.3 | 0.8 | V |
| Input Current, ${ }_{\text {I }}$ NH, $\mathrm{l}_{\text {INL }}$ | $\mathrm{V}+=13 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 25 | 30 | ns |
|  |  | Full | - |  | 35 | ns |
| Inhibit Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 24 | 28 | ns |
|  |  | Full | - |  | 30 | ns |
| Address Transition Time, tTRANS | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 35 | 50 | ns |
|  |  | Full | - |  | 55 | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\text {D }}$ | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V} \text {, }$ $\mathrm{V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (See Figure 3) }$ | Full | 3 | 9 |  | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 1.2 | 3 | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, (See Figure 4) | 25 | - | 75 | - | dB |
| NO or NC OFF Capacitance, C CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, CCOM(OFF) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 11 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 20 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

Test Circuits and Waveforms


Logic input waveform is inverted for switches that have the opposite logic sense.

FIGURE 1A. MEASUREMENT POINTS


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{(\mathrm{NO} \text { or } \mathrm{NC})} \frac{R_{\mathrm{L}}}{R_{\mathrm{L}}+R_{(\mathrm{ON})}}
$$

FIGURE 1B. TEST CIRCUIT


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+R_{(O N)}}
$$

FIGURE 1D. ADDRESS TEST CIRCUIT

FIGURE 1C. ADDRESS MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES


FIGURE 2. CHARGE INJECTION

Test Circuits and Waveforms (Continued)


FIGURE 3A. MEASUREMENT POINTS


Repeat test for other switches. $\mathrm{C}_{\mathrm{L}}$ includes fixture and stray capacitance.

FIGURE 3. BREAK-BEFORE-MAKE TIME


FIGURE 4. OFF ISOLATION TEST CIRCUIT


FIGURE 5. RON TEST CIRCUIT


FIGURE 6. CAPACITANCE TEST CIRCUIT

## Detailed Description

The ISL43640 operates from a single 2 V to 12 V supply with low on-resistance ( $115 \Omega$ ) and high speed operation $\left(\mathrm{t}_{\mathrm{ON}}=60 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=30 \mathrm{~ns}\right.$ ) with a +5 V supply. The ISL43640 is especially well suited to portable battery powered equipment thanks to the low operating supply voltage ( 2.0 V ), low power consumption $(3 \mu \mathrm{~W})$, low leakage currents ( 5 nA max), and the tiny MSOP and QFN packaging. High frequency applications also benefit from the wide bandwidth, and the very high off isolation ( 75 dB ).

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $V+$ and GND (see Figure 7). To prevent forward biasing these diodes, V+ must be applied before any input signals, and input signal voltages must remain between $V+$ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.

Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 7). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.
This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $\mathrm{R}_{\mathrm{ON}}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 7). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to 1 V above GND. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 7. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL43640 construction is typical of most CMOS analog switches, except that they have only two supply pins: $V+$ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 13V maximum supply voltage, the ISL43640's 15 V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies, as well as room for overshoot and noise spikes.
The minimum recommended supply voltage is 2.0 V . It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the electrical specification tables and Typical Performance curves for details.
V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals.
The device cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

The ISL43640 is TTL compatible ( 0.8 V and 2.4 V ) over a supply range of 3 V to 11 V (see Figure 10). At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 2.5 V . This is still below the TTL guaranteed high output minimum level of 2.8 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family the provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 3 V .

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails (see Figure 11). Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation. The ISL43640 has been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails ( 0 V to $\mathrm{V}+$ ). For example driving the device with 3 V logic ( 0 V to 3 V ) while operating with a 5 V supply the device draws only $10 \mu \mathrm{~A}$ of current (see Figure 11 for $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}$ ). Similiar devices of competitors can draw 8 times this amount of current.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 100 MHz (see Figure 16). Figure 16 also illustrates that the frequency response is very consistent over a wide $\mathrm{V}+$ range, and for varying analog signal levels.

An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off Isolation is the resistance to this feed through. Figure 17 details the high Off Isolation rejection provided by this family. At 10 MHz , Off Isolation is about 55 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease Off Isolation due to the
voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V+$ and GND. One of these diodes conducts if any analog signal exceeds $\mathrm{V}+$ or GND.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced,
they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the $\mathrm{V}+$ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and $\mathrm{V}+$ or GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 8. ON RESISTANCE vs SUPPLY VOLTAGE


FIGURE 10. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 9. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 11. SUPPLY CURRENT vs DIGITAL ADDRESS INPUT VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 12. TURN - ON TIME vs SUPPLY VOLTAGE


FIGURE 14. ADDRESS TRANS TIME vs SUPPLY VOLTAGE


FIGURE 16. FREQUENCY RESPONSE


FIGURE 13. TURN - OFF TIME vs SUPPLY VOLTAGE


FIGURE 15. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 17. OFF ISOLATION

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

GND

## TRANSISTOR COUNT:

193

## PROCESS:

Si Gate CMOS
© Copyright Intersil Americas LLC 2003-2006. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Mini Small Outline Plastic Packages (MSOP)



M10.118 (JEDEC MO-187BA)
10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.037 | 0.043 | 0.94 | 1.10 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.030 | 0.037 | 0.75 | 0.95 | - |
| b | 0.007 | 0.011 | 0.18 | 0.27 | 9 |
| c | 0.004 | 0.008 | 0.09 | 0.20 | - |
| D | 0.116 | 0.120 | 2.95 | 3.05 | 3 |
| E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 |
| e | 0.020 BSC |  | 0.50 BSC |  | - |
| E | 0.187 | 0.199 | 4.75 | 5.05 | - |
| L | 0.016 | 0.028 | 0.40 | 0.70 | 6 |
| L1 | 0.037 REF |  | 0.95 REF |  | - |
| N | 10 |  | 10 |  | 7 |
| R | 0.003 | - | 0.07 | - | - |
| R1 | 0.003 | - | 0.07 | - | - |
| $\theta$ | $5^{0}$ | $15^{\circ}$ | $5^{0}$ | $15^{\circ}$ | - |
| $\alpha$ | $0^{0}$ | $6^{0}$ | $0^{0}$ | $6^{0}$ | - |

Rev. 0 12/02
NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. - $-\mathrm{H}^{-}$Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(.004)$ at seating Plane.
6. "L" is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Datums $-\mathrm{A}-$ and $\boxed{-\mathrm{B}-}$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

## Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



воtтом VIEW


SECTION "C-C"


L16.3x3
16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.80 | 0.90 | 1.00 | - |
| A1 | - | - | 0.05 | - |
| A2 | - | - | 1.00 | 9 |
| A3 | 0.20 REF |  |  | 9 |
| b | 0.18 | 0.23 | 0.30 | 5, 8 |
| D | 3.00 BSC |  |  | - |
| D1 | 2.75 BSC |  |  | 9 |
| D2 | 1.35 | 1.50 | 1.65 | 7, 8, 10 |
| E | 3.00 BSC |  |  | - |
| E1 | 2.75 BSC |  |  | 9 |
| E2 | 1.35 | 1.50 | 1.65 | 7, 8, 10 |
| e | 0.50 BSC |  |  | - |
| k | 0.20 | - | - | - |
| L | 0.30 | 0.40 | 0.50 | 8 |
| N | 16 |  |  | 2 |
| Nd | 4 |  |  | 3 |
| Ne | 4 |  |  | 3 |
| P | - | - | 0.60 | 9 |
| $\theta$ | - | - | 12 | 9 |
|  |  |  |  | Rev. 1 6/0 |

NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd and Ne refer to the number of terminals on each D and E .
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Features and dimensions A2, A3, D1, E1, P\& $\theta$ are present when Anvil singulation method is used and not present for saw singulation.
10. Compliant to JEDEC MO-220VEED-2 Issue C, except for the E2 and D2 MAX dimension.
