## Dual Very Low Noise Amplifier

The EL2227 is a dual, low-noise amplifier, ideally suited to line receiving applications in ADSL and HDSLII designs. With low noise specification of just $1.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and $1.2 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$, the EL2227 is perfect for the detection of very low amplitude signals.

The EL2227 features a -3dB bandwidth of 115 MHz and is gain-of-2 stable. The EL2227 also affords minimal power dissipation with a supply current of just 4.8 mA per amplifier. The amplifier can be powered from supplies ranging from $\pm 2.5 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$.

The EL2227 is available in a space-saving 8 Ld MSOP package as well as the industry-standard 8 Ld SOIC. It can operate over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Pinout

## EL2227

(8 LD SOIC, 8 LD MSOP) TOP VIEW


## Features

- Voltage noise of only $1.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
- Current noise of only $1.2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- Bandwidth $(-3 d B)$ of $115 \mathrm{MHz} @ A_{V}=+2$
- Gain-of-2 stable
- Just 4.8mA per amplifier
- 8 Ld MSOP package
- $\pm 2.5 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$ operation
- Pb-free plus anneal available (RoHS compliant)


## Applications

- ADSL receivers
- HDSLII receivers
- Ultrasound input amplifiers
- Wideband instrumentation
- Communications equipment
- AGC and PLL active filters
- Wideband sensors


## Ordering Information

| PART NUMBER | PART MARKING | TEMP RANGE ( ${ }^{\circ} \mathrm{C}$ ) | TAPE AND REEL | PACKAGE | PKG. DWG.\# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EL2227CY | L | -40 to +85 | - | 8 Ld MSOP (3.0mm) | MDP0043 |
| EL2227CY-T13 | L | -40 to +85 | 13" | 8 Ld MSOP (3.0mm) | MDP0043 |
| EL2227CY-T7 | L | -40 to +85 | 7" | 8 Ld MSOP (3.0mm) | MDP0043 |
| EL2227CYZ (Note) | BASAA | -40 to +85 | - | 8 Ld MSOP (3.0mm) (Pb-free) | MDP0043 |
| EL2227CYZ-T13 (Note) | BASAA | -40 to +85 | 13" | 8 Ld MSOP (3.0mm) (Pb-free) | MDP0043 |
| EL2227CYZ-T7 (Note) | BASAA | -40 to +85 | $7 "$ | 8 Ld MSOP (3.0mm) (Pb-free) | MDP0043 |
| EL2227CS | 2227CS | -40 to +85 | - | 8 Ld SOIC (150 mil) | MDP0027 |
| EL2227CS-T13 | 2227CS | -40 to +85 | 13" | 8 Ld SOIC (150 mil) | MDP0027 |
| EL2227CS-T7 | 2227CS | -40 to +85 | $7{ }^{\prime \prime}$ | 8 Ld SOIC (150 mil) | MDP0027 |
| EL2227CSZ (Note) | 2227CSZ | -40 to +85 | - | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027 |
| EL2227CSZ-T13 (Note) | 2227CSZ | -40 to +85 | 13" | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027 |
| EL2227CSZ-T7 (Note) | 2227CSZ | -40 to +85 | 7" | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027 |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Absolute Maximum Ratings


Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . V V $\mathrm{V}^{-}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}+0.3 \mathrm{~V}$
Maximum Continuous Output Current . . . . . . . . . . . . . . . . . . . 40mA
Maximum Die Temperature . . . . . . . . . . . . . . . . . . . . . . . . . $+150^{\circ} \mathrm{C}$
ESD Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $2 k$ kV

## Thermal Information

Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Curves Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ and $\mathrm{C}_{\mathrm{L}}=3 \mathrm{pF}$ to $0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ Unless 0 therwise Specified.

| PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | -0.2 | 3 | mV |
| TCV ${ }_{\text {OS }}$ | Average Offset Voltage Drift |  |  | -0.6 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | -9 | -3.4 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Impedance |  |  | 7.3 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 1.6 |  | pF |
| CMIR | Common-Mode Input Range |  | -11.8 |  | +10.4 | V |
| CMRR | Common-Mode Rejection Ratio | for $\mathrm{V}_{\text {IN }}$ from -11.8 V to 10.4 V | 60 | 94 |  | dB |
| AVOL | Open-Loop Gain | $-5 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq 5 \mathrm{~V}$ | 70 | 87 |  | dB |
| $\mathrm{e}_{\mathrm{N}}$ | Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.9 |  | $\mathrm{n} \mathrm{V} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{i}_{\mathrm{N}}$ | Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.2 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Swing Low | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -10.4 | -10 | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=250 \Omega$ |  | -9.8 | -9 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Swing High | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 10 | 10.4 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=250 \Omega$ | 9.5 | 10 |  | $\checkmark$ |
| ISC | Short Circuit Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | 140 | 180 |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ is moved from $\pm 2.25 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$ | 65 | 95 |  | dB |
| Is | Supply Current (Per Amplifier) | No Load |  | 4.8 | 6.5 | mA |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Range |  | $\pm 2.5$ |  | $\pm 12$ | V |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| SR | Slew Rate (Note 2) | $\pm 2.5 \mathrm{~V}$ square wave, measured $25 \%$ to $75 \%$ | 40 | 50 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{S}}$ | Settling to 0.1\% ( $\mathrm{A}_{\mathrm{V}}=+2$ ) | $\left(\mathrm{A}_{\mathrm{V}}=+2\right), \mathrm{V}_{\mathrm{O}}= \pm 1 \mathrm{~V}$ |  | 65 |  | ns |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 115 |  | MHz |
| HD2 | 2nd Harmonic Distortion | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 93 |  | dBc |
|  |  | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 83 |  | dBc |
| HD3 | 3rd Harmonic Distortion | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 94 |  | dBc |
|  |  | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{P-P}, R_{L}=150 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 76 |  | dBc |

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ and $\mathrm{C}_{\mathrm{L}}=3 \mathrm{pF}$ to $0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ Unless Otherwise Specified.

| PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 0.2 | 3 | mV |
| TCV ${ }_{\text {OS }}$ | Average Offset Voltage Drift |  |  | -0.6 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | -9 | -3.7 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Impedance |  |  | 7.3 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 1.6 |  | pF |
| CMIR | Common-Mode Input Range |  | -4.8 |  | 3.4 | V |
| CMRR | Common-Mode Rejection Ratio | for $\mathrm{V}_{\text {IN }}$ from -4.8 V to 3.4V | 60 | 97 |  | dB |
| Avol | Open-Loop Gain | $-5 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq 5 \mathrm{~V}$ | 70 | 84 |  | dB |
| $\mathrm{e}_{\mathrm{N}}$ | Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.9 |  | $\mathrm{nV} / \mathrm{NHz}$ |
| $\mathrm{i}_{\mathrm{N}}$ | Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.2 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Swing Low | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -3.8 | -3.5 | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=250 \Omega$ |  | -3.7 | -3.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Swing High | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 3.5 | 3.7 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=250 \Omega$ | 3.5 | 3.6 |  | V |
| Isc | Short Circuit Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | 60 | 100 |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ is moved from $\pm 2.25 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$ | 65 | 95 |  | dB |
| Is | Supply Current (Per Amplifier) | No Load |  | 4.5 | 5.5 | mA |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Range |  | $\pm 2.5$ |  | $\pm 12$ | V |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| SR | Slew Rate | $\pm 2.5 \mathrm{~V}$ square wave, measured $25 \%-75 \%$ | 35 | 45 |  | $\mathrm{V} / \mathrm{\mu S}$ |
| ts | Settling to 0.1\% ( $\mathrm{A}_{\mathrm{V}}=+2$ ) | $\left(A_{V}=+2\right), \mathrm{V}_{\mathrm{O}}= \pm 1 \mathrm{~V}$ |  | 77 |  | ns |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 90 |  | MHz |
| HD2 | 2nd Harmonic Distortion | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 98 |  | dBc |
|  |  | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 90 |  | dBc |
| HD3 | 3rd Harmonic Distortion | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 94 |  | dBc |
|  |  | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=358 \Omega$ |  | 79 |  | dBc |

## Typical Performance Curves



FIGURE 1. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS RF


FIGURE 3. NON-INVERTING FREQUENCY RESPONSE (GAIN)


FIGURE 5. NON-INVERTING FREQUENCY RESPONSE (PHASE)


FIGURE 2. INVERTING FREQUENCY RESPONSE FOR VARIOUS $\mathbf{R}_{\mathbf{F}}$


FIGURE 4. INVERTING FREQUENCY RESPONSE (GAIN)


FIGURE 6. INVERTING FREQUENCY RESPONSE (PHASE)

## Typical Performance Curves (Continued)



FIGURE 7. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS INPUT SIGNAL LEVELS


FIGURE 9. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS CL


FIGURE 11. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS RL


FIGURE 8. INVERTING FREQUENCY RESPONSE FOR VARIOUS INPUT SIGNAL LEVELS


FIGURE 10. INVERTING FREQUENCY RESPONSE FOR VARIOUS CL


FIGURE 12. FREQUENCY RESPONSE FOR VARIOUS OUTPUT DC LEVELS

Typical Performance Curves (Continued)


FIGURE 13. 3dB BANDWIDTH vs SUPPLY VOLTAGE


100ns/DIV
FIGURE 15. LARGE SIGNAL STEP RESPONSE (VS = $\pm 12 \mathrm{~V}$ )


100ns/DIV
FIGURE 17. SMALL SIGNAL STEP RESPONSE (VS = $\pm 12 \mathrm{~V}$ )


FIGURE 14. PEAKING vs SUPPLY VOLTAGE


100ns/DIV
FIGURE 16. LARGE SIGNAL STEP RESPONSE (VS = $\pm 2.5 \mathrm{~V}$ )


100ns/DIV
FIGURE 18. SMALL SIGNAL STEP RESPONSE (VS $= \pm 2.5 \mathrm{~V}$ )

## Typical Performance Curves (Continued)



FIGURE 19. GROUP DELAY vs FREQUENCY


FIGURE 21. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 23. CMRR


FIGURE 20. DIFFERENTIAL GAIN/PHASE vs DC INPUT VOLTAGE AT 3.58 MHz


FIGURE 22. CLOSED LOOP OUTPUT IMPEDANCE vs FREQUENCY


FIGURE 24. PSRR

## Typical Performance Curves (Continued)



FIGURE 25. 1MHz 2nd and 3rd HARMONIC DISTORTION vs OUTPUT SWING FOR VS $= \pm 12 \mathrm{~V}$


FIGURE 27. TOTAL HARMONIC DISTORTION vs FREQUENCY @ $2 \mathrm{~V}_{\mathrm{PP}} \mathrm{VS}= \pm 12 \mathrm{~V}$


FIGURE 29. VOLTAGE AND CURRENT NOISE vs FREQUENCY


FIGURE 26. 1 MHz 2nd and 3rd HARMONIC DISTORTION vs OUTPUT SWING FOR VS $= \pm 2.5 \mathrm{~V}$


FIGURE 28. TOTAL HARMONIC DISTORTION vs FREQUENCY @ $2 \mathrm{~V}_{\mathrm{PP}} \mathrm{VS}= \pm \mathbf{2 . 5 V}$


FIGURE 30. CHANNEL TO CHANNEL ISOLATION vs FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 31. -3dB BANDWIDTH vs TEMPERATURE


FIGURE 33. $\mathrm{V}_{\text {OS }}$ vs TEMPERATURE


FIGURE 35. SLEW RATE vs TEMPERATURE


FIGURE 32. SUPPLY CURRENT vs TEMPERATURE


FIGURE 34. INPUT BIAS CURRENT vs TEMPERATURE


FIGURE 36. SETTLING TIME vs ACCURACY

## Typical Performance Curves (Continued)



FIGURE 37. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

## Pin Descriptions

| EL2227CY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8-PIN MSOP | | EL2227CS |
| :---: |
| 8-PIN SO | PIN NAME | PIN |
| :---: |
| FUNCTION |

## Applications Information

## Product Description

The EL2227 is a dual voltage feedback operational amplifier designed especially for DMT ADSL and other applications requiring very low voltage and current noise. It also features low distortion while drawing moderately low supply current and is built on Elantec's proprietary high-speed complementary bipolar process. The EL2227 use a classical voltage-feedback topology which allows them to be used in a variety of applications where current-feedback amplifiers are not appropriate because of restrictions placed upon the feedback element used with the amplifier. The conventional topology of the EL2227 allows, for example, a capacitor to be placed in the feedback path, making it an excellent choice for applications such as active filters, sample-and-holds, or integrators.

## ADSL CPE Applications

The low noise EL2227 amplifier is specifically designed for the dual differential receiver amplifier function with ADSL transceiver hybrids as well as other low-noise amplifier applications. A typical ADSL CPE line interface circuit is shown in Figure 38. The EL2227 is used in receiving DMT down stream signal. With careful transceiver hybrid design and the EL2227 $1.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ voltage noise and $1.2 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ current noise performance, $-140 \mathrm{dBm} / \mathrm{Hz}$ system background noise performance can be easily achieved.


FIGURE 38. TYPICAL LINE INTERFACE CONNECTION

## Disable Function

The EL2227 is in the standard dual amplifier package without the enable/disable function. A simple way to implement the enable/disable function is depicted below. When disabled, both the positive and negative supply voltages are disconnected (see Figure 39)


## Power Dissipation

With the wide power supply range and large output drive capability of the EL2227, it is possible to exceed the $+150^{\circ} \mathrm{C}$ maximum junction temperatures under certain load and power-supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{J M A X}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified for the EL2227 to remain in the safe operating area. These parameters are related as follows:
$T_{\text {JMAX }}=T_{\text {MAX }}+\left(\theta_{J A} \times P D_{\text {MAXTOTAL }}\right)$
where:
PD $_{\text {MAXTOTAL }}$ is the sum of the maximum power dissipation of each amplifier in the package ( $\mathrm{PD}_{\mathrm{MAX}}$ )

PD ${ }_{\text {MAX }}$ for each amplifier can be calculated as follows:
$P_{\text {MAX }}=2 \times V_{S} \times I_{\text {SMAX }}+\left(V_{S}-V_{\text {OUTMAX }}\right) \times \frac{V_{\text {OUTMAX }}}{R_{L}}$ (EQ. 2)
where:
$\mathrm{T}_{\mathrm{MAX}}=$ Maximum Ambient Temperature
$\theta_{\mathrm{JA}}=$ Thermal Resistance of the Package
PD ${ }_{\text {MAX }}=$ Maximum Power Dissipation of 1 Amplifier
$\mathrm{V}_{\mathrm{S}}=$ Supply Voltage
$I_{M A X}=$ Maximum Supply Current of 1 Amplifier
$\mathrm{V}_{\text {OUTMAX }}=$ Maximum Output Voltage Swing of the Application
$\mathrm{R}_{\mathrm{L}}=$ Load Resistance
To serve as a guide for the user, we can calculate maximum allowable supply voltages for the example of the video cable-driver below since we know that $\mathrm{T}_{\mathrm{JMAX}}=+150^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{MAX}}=+75^{\circ} \mathrm{C}$, $\mathrm{I}_{\mathrm{SMAX}}=9.5 \mathrm{~mA}$, and the package $\theta_{\mathrm{JA}}$ are shown in Table 1. If we assume (for this example) that we are driving a back-terminated video cable, then the
maximum average value (over duty-cycle) of $V_{\text {OUTMAX }}$ is 1.4 V , and $\mathrm{R}_{\mathrm{L}}=150 \Omega$, giving the results seen in Table 1.

TABLE 1.

| PART | PACKAGE | $\theta_{\text {JA }}$ | MAX PD $_{\text {ISS }} @$ <br> $\mathbf{T}_{\text {MAX }}$ | MAX V |
| :---: | :---: | :---: | :---: | :---: |
| EL2227CS | SO8 | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $0.406 \mathrm{~W} @+85^{\circ} \mathrm{C}$ |  |
| EL2227CY | MSOP8 | $206^{\circ} \mathrm{C} / \mathrm{W}$ | $0.315 \mathrm{~W} @+85^{\circ} \mathrm{C}$ |  |

## Single-Supply Operation

The EL2227 have been designed to have a wide input and output voltage range. This design also makes the EL2227 an excellent choice for single-supply operation. Using a single positive supply, the lower input voltage range is within 200 mV of ground ( $\mathrm{R}_{\mathrm{L}}=500 \Omega$ ), and the lower output voltage range is within 875 mV of ground. Upper input voltage range reaches 3.6 V , and output voltage range reaches 3.8 V with a 5 V supply and $\mathrm{R}_{\mathrm{L}}=500 \Omega$. This results in a 2.625 V output swing on a single 5 V supply. This wide output voltage range also allows single-supply operation with a supply voltage as high as 28 V .

## Gain-Bandwidth Product and the -3dB Bandwidth

The EL2227 have a gain-bandwidth product of 137 MHz while using only 5 mA of supply current per amplifier. For gains greater than 2, their closed-loop -3dB bandwidth is approximately equal to the gain-bandwidth product divided by the noise gain of the circuit. For gains less than 2 , higherorder poles in the amplifiers' transfer function contribute to even higher closed loop bandwidths. For example, the EL2227 have a -3dB bandwidth of 115 MHz at a gain of +2 , dropping to 28 MHz at a gain of +5 . It is important to note that the EL2227 have been designed so that this "extra" bandwidth in low-gain applications does not come at the expense of stability. As seen in the typical performance curves, the EL2227 in a gain of +2 only exhibit 0.5 dB of peaking with a $1000 \Omega$ load.

## Output Drive Capability

The EL2227 have been designed to drive low impedance loads. They can easily drive $6 \mathrm{~V}_{\text {P-p }}$ into a $500 \Omega$ load. This high output drive capability makes the EL2227 an ideal choice for RF, IF and video applications.

## Printed-Circuit Layout

The EL2227 are well behaved, and easy to apply in most applications. However, a few simple techniques will help assure rapid, high quality results. As with any high-frequency device, good PCB layout is necessary for optimum performance. Ground-plane construction is highly recommended, as is good power supply bypassing. A $0.1 \mu \mathrm{~F}$ ceramic capacitor is recommended for bypassing both supplies. Lead lengths should be as short as possible, and bypass capacitors should be as close to the device pins as possible. For good AC performance, parasitic capacitances should be kept to a minimum at both inputs and at the output. Resistor values should be kept under 5 kW because of the RC time constants associated with the parasitic capacitance. Metal-film and carbon resistors are both acceptable, use of wire-wound resistors is not recommended because of their parasitic inductance. Similarly, capacitors should be low-inductance for best performance.

## Small Outline Package Family (SO)



MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)

|  | INCHES |  |  |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | SO-8 | SO-14 | $\begin{gathered} \text { SO16 } \\ (0.150 ") \end{gathered}$ | $\begin{gathered} \text { SO16 (0.300") } \\ \text { (SOL-16) } \end{gathered}$ | $\begin{gathered} \text { SO20 } \\ \text { (SOL-20) } \end{gathered}$ | $\begin{gathered} \text { SO24 } \\ \text { (SOL-24) } \end{gathered}$ | $\begin{gathered} \text { SO28 } \\ \text { (SOL-28) } \end{gathered}$ |  |  |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1, 3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2, 3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

NOTES:
Rev. M 2/07

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of 0.010 " maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## Mini SO Package Family (MSOP)



MDP0043
MINI SO PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MSOP8 | MSOP10 | TOLERANCE |  |
| A | 1.10 | 1.10 | Max. | - |
| A1 | 0.10 | 0.10 | $\pm 0.05$ | - |
| A2 | 0.86 | 0.86 | $\pm 0.09$ | - |
| b | 0.33 | 0.23 | $+0.07 /-0.08$ | - |
| c | 0.18 | 0.18 | $\pm 0.05$ | - |
| D | 3.00 | 3.00 | $\pm 0.10$ | 1,3 |
| E | 4.90 | 4.90 | $\pm 0.15$ | - |
| E1 | 3.00 | 3.00 | $\pm 0.10$ | 2,3 |
| e | 0.65 | 0.50 | Basic | - |
| L | 0.55 | 0.55 | $\pm 0.15$ | - |
| L1 | 0.95 | 0.95 | Basic | - |
| N | 8 | 10 | Reference | - |

Rev. D 2/07
NOTES:

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

