HD74HC373 데이터시트 - Renesas Electronics
제조사

Renesas Electronics
Description
When the latch enable input is high, the Q outputs of HD74HC373 will follow the D inputs and the Q outputs of HD74HC533 will follow the inversion of the D inputs. When the latch enable goes low, data at the D inputs will be retained at the outputs until latch enable returns high again. When a high logic level is applied to the output control input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.
FEATUREs
• High Speed Operation: tpd (D to Q) = 16 ns typ (CL = 50 pF)
• High Output Current: Fanout of 15 LSTTL Loads
• Wide Operating Voltage: VCC = 2 to 6 V
• Low Input Current: 1 µA max
• Low Quiescent Supply Current: ICC (static) = 4 µA max (Ta = 25°C)
Page Link's:
1
2
3
4
5
6
7
8
9
10
More Pages
Octal Transparent Latches
Pericom Semiconductor
Octal Transparent Latches ( Rev : 2004 )
Pericom Semiconductor
Octal D-type Transparent Latches (with 3-state outputs) Octal D-type Transparent Latches (with inverted 3-state outputs)
Hitachi -> Renesas Electronics
Octal D-type Transparent Latches with 3-state Outputs
Hitachi -> Renesas Electronics
Octal D-type Transparent Latches with 3-state Outputs
Hitachi -> Renesas Electronics
Octal D-type Transparent Latches with 3-state Outputs
Hitachi -> Renesas Electronics
Octal D-type Transparent Latches with 3-state Outputs
Hitachi -> Renesas Electronics
Octal D-type Transparent Latches (with three-state outputs)
Renesas Electronics
Octal D Type Transparent Latches With 3 State Outputs
Renesas Electronics
Octal D-type Transparent Latches with 3-state Outputs
Renesas Electronics