datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

74V2G132(2003) 데이터 시트보기 (PDF) - STMicroelectronics

부품명
상세내역
제조사
74V2G132
(Rev.:2003)
ST-Microelectronics
STMicroelectronics 
74V2G132 Datasheet PDF : 7 Pages
1 2 3 4 5 6 7
74V2G132
DUAL 2-INPUT SHMITT TRIGGER NAND GATE
s HIGH SPEED: tPD = 3.0ns (TYP.) at VCC = 5V
s LOW POWER DISSIPATION:
ICC = 1µA(MAX.) at TA = 25°C
s TYPICAL HYSTERESIS:
VH = 800mV at VCC = 4.5V
VH = 500mV at VCC = 3.0V
s POWER DOWN PROTECTION ON INPUTS
AND OUTPUTS
s SYMMETRICAL OUTPUT IMPEDANCE:
|IOH| = IOL = 8mA (MIN) at VCC = 4.5V
IIOH| = IOL = 4mA (MIN) at VCC = 3.0V
s BALANCED PROPAGATION DELAYS:
tPLH tPHL
s OPERATING VOLTAGE RANGE:
VCC(OPR) = 2V to 5.5V
s IMPROVED LATCH-UP IMMUNITY
DESCRIPTION
The 74V2G132 is an advanced high-speed CMOS
SINGLE 2-INPUT NAND GATE fabricated with
sub-micron silicon gate and double-layer metal
wiring C2MOS technology.
SOT23-8L
ORDER CODES
PACKAGE
SOT23-8L
T&R
74V2G132STR
Pin configuration and function are the same as
those of the 74V2G00 but the 74V2G132 has
hysteresis.
The internal circuit is composed of 3 stages
including buffer output, which provide high noise
immunity and stable output.
Power down protection is provided on all inputs
and 0 to 7V can be accepted on inputs with no
regard to the supply voltage. This device can be
used to interface 5V to 3V.
PIN CONNECTION AND IEC LOGIC SYMBOLS
June 2003
1/7

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]