WRITE CYCLE 1 (W Controlled, See Notes 1 and 2)
6728B–8
6728B–10
6728B–12
Parameter
Symbol Min Max Min Max Min Max Unit Notes
Write Cycle Time
tAVAV
8
—
10
—
12
—
ns
3
Address Setup Time
Address Valid to End of Write
tAVWL
tAVWH
0
—
0
—
0
—
ns
8
—
9
—
10
—
ns
Write Pulse Width
tWLWH,
8
—
9
—
10
—
ns
tWLEH
Data Valid to End of Write
tDVWH
4
—
5
—
6
—
ns
Data Hold Time
Write Low to Data High–Z
tWHDX
0
—
0
—
0
—
ns
tWLQZ
0
4
0
5
0
6
ns 4,5,6
Write High to Output Active
tWHQX
3
—
3
—
3
—
ns 4,5,6
Write Recovery Time
tWHAX
0
—
0
—
0
—
ns
NOTES:
1. A write occurs during the overlap of E low and W low.
2. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycles.
3. All write cycle timings are referenced from the last valid address to the first transitioning address.
4. Transition is measured 200 mV from steady–state voltage with load of Figure 1B.
5. This parameter is sampled and not 100% tested.
6. At any given voltage and temperature, tWLQZ max < tWHQX min both for a given device and from device to device.
A (ADDRESS)
E (CHIP ENABLE)
W (WRITE ENABLE)
D (DATA IN)
Q (DATA OUT)
WRITE CYCLE 1
tAVAV
tAVWH
tAVWL
HIGH–Z
tWLQZ
tWLEH
tWLWH
tDVWH
DATA VALID
HIGH–Z
tWHAX
tWHDX
tWHQX
MOTOROLA FAST SRAM
MCM6728B
5