datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  QuickLogic Corporation  >>> QL2003-XPL84C PDF

QL2003-XPL84C データシート - QuickLogic Corporation

QL2003 image

部品番号
QL2003-XPL84C

Other PDF
  no available.

PDF
DOWNLOAD     

page
10 Pages

File Size
329.5 kB

メーカー
QuickLogic
QuickLogic Corporation 

PRODUCT SUMMARY
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.


FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis

Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
- 3-layer metal ViaLink® process for small die sizes
- 100% routable and pin-out maintainable

Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins

Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses

Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins

Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback

High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
ビュー
メーカー
3.3V and 5.0V pASIC® 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
QuickLogic Corporation
3.3V and 5.0V pASIC® 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
QuickLogic Corporation
3.3V and 5.0V pASIC® 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
Unspecified
3.3V and 5.0V pASIC® 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
Unspecified
3.3V and 5.0V pASIC® 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
QuickLogic Corporation
3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
PDF
Unspecified
FPGA Combining Performance, Density, and Embedded RAM
PDF
QuickLogic Corporation
FPGA Combining Performance, Density, and Embedded RAM
PDF
QuickLogic Corporation
Low Power FPGA Combining Performance, Density, and Embeded RAM
PDF
Unspecified
Low Power FPGA Combining Performance, Density, and Embeded RAM ( Rev : 2002 )
PDF
QuickLogic Corporation

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]